target/cris: Let cris_mmu_translate() use MMUAccessType access_type
[qemu/ar7.git] / include / hw / ppc / pnv_psi.h
blobeb841b34a1f7800776c3506bfe7c03d2e45ad671
1 /*
2 * QEMU PowerPC PowerNV Processor Service Interface (PSI) model
4 * Copyright (c) 2015-2017, IBM Corporation.
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #ifndef PPC_PNV_PSI_H
21 #define PPC_PNV_PSI_H
23 #include "hw/sysbus.h"
24 #include "hw/ppc/xics.h"
25 #include "hw/ppc/xive.h"
26 #include "qom/object.h"
28 #define TYPE_PNV_PSI "pnv-psi"
29 OBJECT_DECLARE_TYPE(PnvPsi, PnvPsiClass,
30 PNV_PSI)
32 #define PSIHB_XSCOM_MAX 0x20
34 struct PnvPsi {
35 DeviceState parent;
37 MemoryRegion regs_mr;
38 uint64_t bar;
40 /* FSP region not supported */
41 /* MemoryRegion fsp_mr; */
42 uint64_t fsp_bar;
44 /* Interrupt generation */
45 qemu_irq *qirqs;
47 /* Registers */
48 uint64_t regs[PSIHB_XSCOM_MAX];
50 MemoryRegion xscom_regs;
53 #define TYPE_PNV8_PSI TYPE_PNV_PSI "-POWER8"
54 OBJECT_DECLARE_SIMPLE_TYPE(Pnv8Psi, PNV8_PSI)
56 struct Pnv8Psi {
57 PnvPsi parent;
59 ICSState ics;
62 #define TYPE_PNV9_PSI TYPE_PNV_PSI "-POWER9"
63 OBJECT_DECLARE_SIMPLE_TYPE(Pnv9Psi, PNV9_PSI)
65 struct Pnv9Psi {
66 PnvPsi parent;
68 XiveSource source;
71 #define TYPE_PNV10_PSI TYPE_PNV_PSI "-POWER10"
74 struct PnvPsiClass {
75 SysBusDeviceClass parent_class;
77 uint32_t xscom_pcba;
78 uint32_t xscom_size;
79 uint64_t bar_mask;
80 const char *compat;
81 int compat_size;
83 void (*irq_set)(PnvPsi *psi, int, bool state);
86 /* The PSI and FSP interrupts are muxed on the same IRQ number */
87 typedef enum PnvPsiIrq {
88 PSIHB_IRQ_PSI, /* internal use only */
89 PSIHB_IRQ_FSP, /* internal use only */
90 PSIHB_IRQ_OCC,
91 PSIHB_IRQ_FSI,
92 PSIHB_IRQ_LPC_I2C,
93 PSIHB_IRQ_LOCAL_ERR,
94 PSIHB_IRQ_EXTERNAL,
95 } PnvPsiIrq;
97 #define PSI_NUM_INTERRUPTS 6
99 void pnv_psi_irq_set(PnvPsi *psi, int irq, bool state);
101 /* P9 PSI Interrupts */
102 #define PSIHB9_IRQ_PSI 0
103 #define PSIHB9_IRQ_OCC 1
104 #define PSIHB9_IRQ_FSI 2
105 #define PSIHB9_IRQ_LPCHC 3
106 #define PSIHB9_IRQ_LOCAL_ERR 4
107 #define PSIHB9_IRQ_GLOBAL_ERR 5
108 #define PSIHB9_IRQ_TPM 6
109 #define PSIHB9_IRQ_LPC_SIRQ0 7
110 #define PSIHB9_IRQ_LPC_SIRQ1 8
111 #define PSIHB9_IRQ_LPC_SIRQ2 9
112 #define PSIHB9_IRQ_LPC_SIRQ3 10
113 #define PSIHB9_IRQ_SBE_I2C 11
114 #define PSIHB9_IRQ_DIO 12
115 #define PSIHB9_IRQ_PSU 13
116 #define PSIHB9_NUM_IRQS 14
118 void pnv_psi_pic_print_info(Pnv9Psi *psi, Monitor *mon);
120 #endif /* PPC_PNV_PSI_H */