2 * QEMU Sparc32 DMA controller emulation
4 * Copyright (c) 2006 Fabrice Bellard
7 * 2010-Feb-14 Artyom Tarasenko : reworked irq generation
9 * Permission is hereby granted, free of charge, to any person obtaining a copy
10 * of this software and associated documentation files (the "Software"), to deal
11 * in the Software without restriction, including without limitation the rights
12 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
13 * copies of the Software, and to permit persons to whom the Software is
14 * furnished to do so, subject to the following conditions:
16 * The above copyright notice and this permission notice shall be included in
17 * all copies or substantial portions of the Software.
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
24 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28 #include "qemu/osdep.h"
30 #include "hw/sparc/sparc32_dma.h"
31 #include "hw/sparc/sun4m.h"
32 #include "hw/sysbus.h"
36 * This is the DMA controller part of chip STP2000 (Master I/O), also
37 * produced as NCR89C100. See
38 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
40 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/DMA2.txt
44 #define DMA_SIZE (4 * sizeof(uint32_t))
45 /* We need the mask, because one instance of the device is not page
46 aligned (ledma, start address 0x0010) */
47 #define DMA_MASK (DMA_SIZE - 1)
48 /* OBP says 0x20 bytes for ledma, the extras are aliased to espdma */
49 #define DMA_ETH_SIZE (8 * sizeof(uint32_t))
50 #define DMA_MAX_REG_OFFSET (2 * DMA_SIZE - 1)
52 #define DMA_VER 0xa0000000
54 #define DMA_INTREN 0x10
55 #define DMA_WRITE_MEM 0x100
57 #define DMA_LOADED 0x04000000
58 #define DMA_DRAIN_FIFO 0x40
59 #define DMA_RESET 0x80
61 /* XXX SCSI and ethernet should have different read-only bit masks */
62 #define DMA_CSR_RO_MASK 0xfe000007
64 #define TYPE_SPARC32_DMA "sparc32_dma"
65 #define SPARC32_DMA(obj) OBJECT_CHECK(DMAState, (obj), TYPE_SPARC32_DMA)
67 typedef struct DMAState DMAState
;
70 SysBusDevice parent_obj
;
73 uint32_t dmaregs
[DMA_REGS
];
85 /* Note: on sparc, the lance 16 bit bus is swapped */
86 void ledma_memory_read(void *opaque
, hwaddr addr
,
87 uint8_t *buf
, int len
, int do_bswap
)
92 addr
|= s
->dmaregs
[3];
93 trace_ledma_memory_read(addr
);
95 sparc_iommu_memory_read(s
->iommu
, addr
, buf
, len
);
99 sparc_iommu_memory_read(s
->iommu
, addr
, buf
, len
);
100 for(i
= 0; i
< len
; i
+= 2) {
101 bswap16s((uint16_t *)(buf
+ i
));
106 void ledma_memory_write(void *opaque
, hwaddr addr
,
107 uint8_t *buf
, int len
, int do_bswap
)
109 DMAState
*s
= opaque
;
111 uint16_t tmp_buf
[32];
113 addr
|= s
->dmaregs
[3];
114 trace_ledma_memory_write(addr
);
116 sparc_iommu_memory_write(s
->iommu
, addr
, buf
, len
);
122 if (l
> sizeof(tmp_buf
))
124 for(i
= 0; i
< l
; i
+= 2) {
125 tmp_buf
[i
>> 1] = bswap16(*(uint16_t *)(buf
+ i
));
127 sparc_iommu_memory_write(s
->iommu
, addr
, (uint8_t *)tmp_buf
, l
);
135 static void dma_set_irq(void *opaque
, int irq
, int level
)
137 DMAState
*s
= opaque
;
139 s
->dmaregs
[0] |= DMA_INTR
;
140 if (s
->dmaregs
[0] & DMA_INTREN
) {
141 trace_sparc32_dma_set_irq_raise();
142 qemu_irq_raise(s
->irq
);
145 if (s
->dmaregs
[0] & DMA_INTR
) {
146 s
->dmaregs
[0] &= ~DMA_INTR
;
147 if (s
->dmaregs
[0] & DMA_INTREN
) {
148 trace_sparc32_dma_set_irq_lower();
149 qemu_irq_lower(s
->irq
);
155 void espdma_memory_read(void *opaque
, uint8_t *buf
, int len
)
157 DMAState
*s
= opaque
;
159 trace_espdma_memory_read(s
->dmaregs
[1]);
160 sparc_iommu_memory_read(s
->iommu
, s
->dmaregs
[1], buf
, len
);
161 s
->dmaregs
[1] += len
;
164 void espdma_memory_write(void *opaque
, uint8_t *buf
, int len
)
166 DMAState
*s
= opaque
;
168 trace_espdma_memory_write(s
->dmaregs
[1]);
169 sparc_iommu_memory_write(s
->iommu
, s
->dmaregs
[1], buf
, len
);
170 s
->dmaregs
[1] += len
;
173 static uint64_t dma_mem_read(void *opaque
, hwaddr addr
,
176 DMAState
*s
= opaque
;
179 if (s
->is_ledma
&& (addr
> DMA_MAX_REG_OFFSET
)) {
180 /* aliased to espdma, but we can't get there from here */
181 /* buggy driver if using undocumented behavior, just return 0 */
182 trace_sparc32_dma_mem_readl(addr
, 0);
185 saddr
= (addr
& DMA_MASK
) >> 2;
186 trace_sparc32_dma_mem_readl(addr
, s
->dmaregs
[saddr
]);
187 return s
->dmaregs
[saddr
];
190 static void dma_mem_write(void *opaque
, hwaddr addr
,
191 uint64_t val
, unsigned size
)
193 DMAState
*s
= opaque
;
196 if (s
->is_ledma
&& (addr
> DMA_MAX_REG_OFFSET
)) {
197 /* aliased to espdma, but we can't get there from here */
198 trace_sparc32_dma_mem_writel(addr
, 0, val
);
201 saddr
= (addr
& DMA_MASK
) >> 2;
202 trace_sparc32_dma_mem_writel(addr
, s
->dmaregs
[saddr
], val
);
205 if (val
& DMA_INTREN
) {
206 if (s
->dmaregs
[0] & DMA_INTR
) {
207 trace_sparc32_dma_set_irq_raise();
208 qemu_irq_raise(s
->irq
);
211 if (s
->dmaregs
[0] & (DMA_INTR
| DMA_INTREN
)) {
212 trace_sparc32_dma_set_irq_lower();
213 qemu_irq_lower(s
->irq
);
216 if (val
& DMA_RESET
) {
217 qemu_irq_raise(s
->gpio
[GPIO_RESET
]);
218 qemu_irq_lower(s
->gpio
[GPIO_RESET
]);
219 } else if (val
& DMA_DRAIN_FIFO
) {
220 val
&= ~DMA_DRAIN_FIFO
;
222 val
= DMA_DRAIN_FIFO
;
224 if (val
& DMA_EN
&& !(s
->dmaregs
[0] & DMA_EN
)) {
225 trace_sparc32_dma_enable_raise();
226 qemu_irq_raise(s
->gpio
[GPIO_DMA
]);
227 } else if (!(val
& DMA_EN
) && !!(s
->dmaregs
[0] & DMA_EN
)) {
228 trace_sparc32_dma_enable_lower();
229 qemu_irq_lower(s
->gpio
[GPIO_DMA
]);
232 val
&= ~DMA_CSR_RO_MASK
;
234 s
->dmaregs
[0] = (s
->dmaregs
[0] & DMA_CSR_RO_MASK
) | val
;
237 s
->dmaregs
[0] |= DMA_LOADED
;
240 s
->dmaregs
[saddr
] = val
;
245 static const MemoryRegionOps dma_mem_ops
= {
246 .read
= dma_mem_read
,
247 .write
= dma_mem_write
,
248 .endianness
= DEVICE_NATIVE_ENDIAN
,
250 .min_access_size
= 4,
251 .max_access_size
= 4,
255 static void dma_reset(DeviceState
*d
)
257 DMAState
*s
= SPARC32_DMA(d
);
259 memset(s
->dmaregs
, 0, DMA_SIZE
);
260 s
->dmaregs
[0] = DMA_VER
;
263 static const VMStateDescription vmstate_dma
= {
264 .name
="sparc32_dma",
266 .minimum_version_id
= 2,
267 .fields
= (VMStateField
[]) {
268 VMSTATE_UINT32_ARRAY(dmaregs
, DMAState
, DMA_REGS
),
269 VMSTATE_END_OF_LIST()
273 static int sparc32_dma_init1(SysBusDevice
*sbd
)
275 DeviceState
*dev
= DEVICE(sbd
);
276 DMAState
*s
= SPARC32_DMA(dev
);
279 sysbus_init_irq(sbd
, &s
->irq
);
281 reg_size
= s
->is_ledma
? DMA_ETH_SIZE
: DMA_SIZE
;
282 memory_region_init_io(&s
->iomem
, OBJECT(s
), &dma_mem_ops
, s
,
284 sysbus_init_mmio(sbd
, &s
->iomem
);
286 qdev_init_gpio_in(dev
, dma_set_irq
, 1);
287 qdev_init_gpio_out(dev
, s
->gpio
, 2);
292 static Property sparc32_dma_properties
[] = {
293 DEFINE_PROP_PTR("iommu_opaque", DMAState
, iommu
),
294 DEFINE_PROP_UINT32("is_ledma", DMAState
, is_ledma
, 0),
295 DEFINE_PROP_END_OF_LIST(),
298 static void sparc32_dma_class_init(ObjectClass
*klass
, void *data
)
300 DeviceClass
*dc
= DEVICE_CLASS(klass
);
301 SysBusDeviceClass
*k
= SYS_BUS_DEVICE_CLASS(klass
);
303 k
->init
= sparc32_dma_init1
;
304 dc
->reset
= dma_reset
;
305 dc
->vmsd
= &vmstate_dma
;
306 dc
->props
= sparc32_dma_properties
;
307 /* Reason: pointer property "iommu_opaque" */
308 dc
->cannot_instantiate_with_device_add_yet
= true;
311 static const TypeInfo sparc32_dma_info
= {
312 .name
= TYPE_SPARC32_DMA
,
313 .parent
= TYPE_SYS_BUS_DEVICE
,
314 .instance_size
= sizeof(DMAState
),
315 .class_init
= sparc32_dma_class_init
,
318 static void sparc32_dma_register_types(void)
320 type_register_static(&sparc32_dma_info
);
323 type_init(sparc32_dma_register_types
)