2 * Copyright (c) 2018, Impinj, Inc.
4 * i.MX7 SoC definitions
6 * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
8 * Based on hw/arm/fsl-imx6.c
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
21 #include "qemu/osdep.h"
22 #include "qapi/error.h"
23 #include "hw/arm/fsl-imx7.h"
24 #include "hw/misc/unimp.h"
25 #include "hw/boards.h"
26 #include "sysemu/sysemu.h"
27 #include "qemu/error-report.h"
28 #include "qemu/module.h"
32 static void fsl_imx7_init(Object
*obj
)
34 MachineState
*ms
= MACHINE(qdev_get_machine());
35 FslIMX7State
*s
= FSL_IMX7(obj
);
39 for (i
= 0; i
< MIN(ms
->smp
.cpus
, FSL_IMX7_NUM_CPUS
); i
++) {
40 snprintf(name
, NAME_SIZE
, "cpu%d", i
);
41 object_initialize_child(obj
, name
, &s
->cpu
[i
],
42 ARM_CPU_TYPE_NAME("cortex-a7"));
48 object_initialize_child(obj
, "a7mpcore", &s
->a7mpcore
,
54 for (i
= 0; i
< FSL_IMX7_NUM_GPIOS
; i
++) {
55 snprintf(name
, NAME_SIZE
, "gpio%d", i
);
56 object_initialize_child(obj
, name
, &s
->gpio
[i
], TYPE_IMX_GPIO
);
62 for (i
= 0; i
< FSL_IMX7_NUM_GPTS
; i
++) {
63 snprintf(name
, NAME_SIZE
, "gpt%d", i
);
64 object_initialize_child(obj
, name
, &s
->gpt
[i
], TYPE_IMX7_GPT
);
70 object_initialize_child(obj
, "ccm", &s
->ccm
, TYPE_IMX7_CCM
);
75 object_initialize_child(obj
, "analog", &s
->analog
, TYPE_IMX7_ANALOG
);
80 object_initialize_child(obj
, "gpcv2", &s
->gpcv2
, TYPE_IMX_GPCV2
);
82 for (i
= 0; i
< FSL_IMX7_NUM_ECSPIS
; i
++) {
83 snprintf(name
, NAME_SIZE
, "spi%d", i
+ 1);
84 object_initialize_child(obj
, name
, &s
->spi
[i
], TYPE_IMX_SPI
);
88 for (i
= 0; i
< FSL_IMX7_NUM_I2CS
; i
++) {
89 snprintf(name
, NAME_SIZE
, "i2c%d", i
+ 1);
90 object_initialize_child(obj
, name
, &s
->i2c
[i
], TYPE_IMX_I2C
);
96 for (i
= 0; i
< FSL_IMX7_NUM_UARTS
; i
++) {
97 snprintf(name
, NAME_SIZE
, "uart%d", i
);
98 object_initialize_child(obj
, name
, &s
->uart
[i
], TYPE_IMX_SERIAL
);
104 for (i
= 0; i
< FSL_IMX7_NUM_ETHS
; i
++) {
105 snprintf(name
, NAME_SIZE
, "eth%d", i
);
106 object_initialize_child(obj
, name
, &s
->eth
[i
], TYPE_IMX_ENET
);
112 for (i
= 0; i
< FSL_IMX7_NUM_USDHCS
; i
++) {
113 snprintf(name
, NAME_SIZE
, "usdhc%d", i
);
114 object_initialize_child(obj
, name
, &s
->usdhc
[i
], TYPE_IMX_USDHC
);
120 object_initialize_child(obj
, "snvs", &s
->snvs
, TYPE_IMX7_SNVS
);
125 for (i
= 0; i
< FSL_IMX7_NUM_WDTS
; i
++) {
126 snprintf(name
, NAME_SIZE
, "wdt%d", i
);
127 object_initialize_child(obj
, name
, &s
->wdt
[i
], TYPE_IMX2_WDT
);
133 object_initialize_child(obj
, "gpr", &s
->gpr
, TYPE_IMX7_GPR
);
135 object_initialize_child(obj
, "pcie", &s
->pcie
, TYPE_DESIGNWARE_PCIE_HOST
);
137 for (i
= 0; i
< FSL_IMX7_NUM_USBS
; i
++) {
138 snprintf(name
, NAME_SIZE
, "usb%d", i
);
139 object_initialize_child(obj
, name
, &s
->usb
[i
], TYPE_CHIPIDEA
);
143 static void fsl_imx7_realize(DeviceState
*dev
, Error
**errp
)
145 MachineState
*ms
= MACHINE(qdev_get_machine());
146 FslIMX7State
*s
= FSL_IMX7(dev
);
150 char name
[NAME_SIZE
];
151 unsigned int smp_cpus
= ms
->smp
.cpus
;
153 if (smp_cpus
> FSL_IMX7_NUM_CPUS
) {
154 error_setg(errp
, "%s: Only %d CPUs are supported (%d requested)",
155 TYPE_FSL_IMX7
, FSL_IMX7_NUM_CPUS
, smp_cpus
);
159 for (i
= 0; i
< smp_cpus
; i
++) {
160 o
= OBJECT(&s
->cpu
[i
]);
162 object_property_set_int(o
, "psci-conduit", QEMU_PSCI_CONDUIT_SMC
,
165 /* On uniprocessor, the CBAR is set to 0 */
167 object_property_set_int(o
, "reset-cbar", FSL_IMX7_A7MPCORE_ADDR
,
172 /* Secondary CPUs start in PSCI powered-down state */
173 object_property_set_bool(o
, "start-powered-off", true,
177 qdev_realize(DEVICE(o
), NULL
, &error_abort
);
183 object_property_set_int(OBJECT(&s
->a7mpcore
), "num-cpu", smp_cpus
,
185 object_property_set_int(OBJECT(&s
->a7mpcore
), "num-irq",
186 FSL_IMX7_MAX_IRQ
+ GIC_INTERNAL
, &error_abort
);
188 sysbus_realize(SYS_BUS_DEVICE(&s
->a7mpcore
), &error_abort
);
189 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->a7mpcore
), 0, FSL_IMX7_A7MPCORE_ADDR
);
191 for (i
= 0; i
< smp_cpus
; i
++) {
192 SysBusDevice
*sbd
= SYS_BUS_DEVICE(&s
->a7mpcore
);
193 DeviceState
*d
= DEVICE(qemu_get_cpu(i
));
195 irq
= qdev_get_gpio_in(d
, ARM_CPU_IRQ
);
196 sysbus_connect_irq(sbd
, i
, irq
);
197 irq
= qdev_get_gpio_in(d
, ARM_CPU_FIQ
);
198 sysbus_connect_irq(sbd
, i
+ smp_cpus
, irq
);
199 irq
= qdev_get_gpio_in(d
, ARM_CPU_VIRQ
);
200 sysbus_connect_irq(sbd
, i
+ 2 * smp_cpus
, irq
);
201 irq
= qdev_get_gpio_in(d
, ARM_CPU_VFIQ
);
202 sysbus_connect_irq(sbd
, i
+ 3 * smp_cpus
, irq
);
208 create_unimplemented_device("a7mpcore-dap", FSL_IMX7_A7MPCORE_DAP_ADDR
,
214 for (i
= 0; i
< FSL_IMX7_NUM_GPTS
; i
++) {
215 static const hwaddr FSL_IMX7_GPTn_ADDR
[FSL_IMX7_NUM_GPTS
] = {
222 s
->gpt
[i
].ccm
= IMX_CCM(&s
->ccm
);
223 sysbus_realize(SYS_BUS_DEVICE(&s
->gpt
[i
]), &error_abort
);
224 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->gpt
[i
]), 0, FSL_IMX7_GPTn_ADDR
[i
]);
227 for (i
= 0; i
< FSL_IMX7_NUM_GPIOS
; i
++) {
228 static const hwaddr FSL_IMX7_GPIOn_ADDR
[FSL_IMX7_NUM_GPIOS
] = {
238 sysbus_realize(SYS_BUS_DEVICE(&s
->gpio
[i
]), &error_abort
);
239 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->gpio
[i
]), 0, FSL_IMX7_GPIOn_ADDR
[i
]);
243 * IOMUXC and IOMUXC_LPSR
245 for (i
= 0; i
< FSL_IMX7_NUM_IOMUXCS
; i
++) {
246 static const hwaddr FSL_IMX7_IOMUXCn_ADDR
[FSL_IMX7_NUM_IOMUXCS
] = {
247 FSL_IMX7_IOMUXC_ADDR
,
248 FSL_IMX7_IOMUXC_LPSR_ADDR
,
251 snprintf(name
, NAME_SIZE
, "iomuxc%d", i
);
252 create_unimplemented_device(name
, FSL_IMX7_IOMUXCn_ADDR
[i
],
253 FSL_IMX7_IOMUXCn_SIZE
);
259 sysbus_realize(SYS_BUS_DEVICE(&s
->ccm
), &error_abort
);
260 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->ccm
), 0, FSL_IMX7_CCM_ADDR
);
265 sysbus_realize(SYS_BUS_DEVICE(&s
->analog
), &error_abort
);
266 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->analog
), 0, FSL_IMX7_ANALOG_ADDR
);
271 sysbus_realize(SYS_BUS_DEVICE(&s
->gpcv2
), &error_abort
);
272 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->gpcv2
), 0, FSL_IMX7_GPC_ADDR
);
274 /* Initialize all ECSPI */
275 for (i
= 0; i
< FSL_IMX7_NUM_ECSPIS
; i
++) {
276 static const hwaddr FSL_IMX7_SPIn_ADDR
[FSL_IMX7_NUM_ECSPIS
] = {
277 FSL_IMX7_ECSPI1_ADDR
,
278 FSL_IMX7_ECSPI2_ADDR
,
279 FSL_IMX7_ECSPI3_ADDR
,
280 FSL_IMX7_ECSPI4_ADDR
,
283 static const int FSL_IMX7_SPIn_IRQ
[FSL_IMX7_NUM_ECSPIS
] = {
290 /* Initialize the SPI */
291 sysbus_realize(SYS_BUS_DEVICE(&s
->spi
[i
]), &error_abort
);
292 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->spi
[i
]), 0,
293 FSL_IMX7_SPIn_ADDR
[i
]);
294 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->spi
[i
]), 0,
295 qdev_get_gpio_in(DEVICE(&s
->a7mpcore
),
296 FSL_IMX7_SPIn_IRQ
[i
]));
299 for (i
= 0; i
< FSL_IMX7_NUM_I2CS
; i
++) {
300 static const hwaddr FSL_IMX7_I2Cn_ADDR
[FSL_IMX7_NUM_I2CS
] = {
307 static const int FSL_IMX7_I2Cn_IRQ
[FSL_IMX7_NUM_I2CS
] = {
314 sysbus_realize(SYS_BUS_DEVICE(&s
->i2c
[i
]), &error_abort
);
315 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->i2c
[i
]), 0, FSL_IMX7_I2Cn_ADDR
[i
]);
317 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->i2c
[i
]), 0,
318 qdev_get_gpio_in(DEVICE(&s
->a7mpcore
),
319 FSL_IMX7_I2Cn_IRQ
[i
]));
325 for (i
= 0; i
< FSL_IMX7_NUM_UARTS
; i
++) {
326 static const hwaddr FSL_IMX7_UARTn_ADDR
[FSL_IMX7_NUM_UARTS
] = {
336 static const int FSL_IMX7_UARTn_IRQ
[FSL_IMX7_NUM_UARTS
] = {
347 qdev_prop_set_chr(DEVICE(&s
->uart
[i
]), "chardev", serial_hd(i
));
349 sysbus_realize(SYS_BUS_DEVICE(&s
->uart
[i
]), &error_abort
);
351 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->uart
[i
]), 0, FSL_IMX7_UARTn_ADDR
[i
]);
353 irq
= qdev_get_gpio_in(DEVICE(&s
->a7mpcore
), FSL_IMX7_UARTn_IRQ
[i
]);
354 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->uart
[i
]), 0, irq
);
360 for (i
= 0; i
< FSL_IMX7_NUM_ETHS
; i
++) {
361 static const hwaddr FSL_IMX7_ENETn_ADDR
[FSL_IMX7_NUM_ETHS
] = {
366 object_property_set_uint(OBJECT(&s
->eth
[i
]), "phy-num",
367 s
->phy_num
[i
], &error_abort
);
368 object_property_set_uint(OBJECT(&s
->eth
[i
]), "tx-ring-num",
369 FSL_IMX7_ETH_NUM_TX_RINGS
, &error_abort
);
370 qdev_set_nic_properties(DEVICE(&s
->eth
[i
]), &nd_table
[i
]);
371 sysbus_realize(SYS_BUS_DEVICE(&s
->eth
[i
]), &error_abort
);
373 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->eth
[i
]), 0, FSL_IMX7_ENETn_ADDR
[i
]);
375 irq
= qdev_get_gpio_in(DEVICE(&s
->a7mpcore
), FSL_IMX7_ENET_IRQ(i
, 0));
376 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->eth
[i
]), 0, irq
);
377 irq
= qdev_get_gpio_in(DEVICE(&s
->a7mpcore
), FSL_IMX7_ENET_IRQ(i
, 3));
378 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->eth
[i
]), 1, irq
);
384 for (i
= 0; i
< FSL_IMX7_NUM_USDHCS
; i
++) {
385 static const hwaddr FSL_IMX7_USDHCn_ADDR
[FSL_IMX7_NUM_USDHCS
] = {
386 FSL_IMX7_USDHC1_ADDR
,
387 FSL_IMX7_USDHC2_ADDR
,
388 FSL_IMX7_USDHC3_ADDR
,
391 static const int FSL_IMX7_USDHCn_IRQ
[FSL_IMX7_NUM_USDHCS
] = {
397 object_property_set_uint(OBJECT(&s
->usdhc
[i
]), "vendor",
398 SDHCI_VENDOR_IMX
, &error_abort
);
399 sysbus_realize(SYS_BUS_DEVICE(&s
->usdhc
[i
]), &error_abort
);
401 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->usdhc
[i
]), 0,
402 FSL_IMX7_USDHCn_ADDR
[i
]);
404 irq
= qdev_get_gpio_in(DEVICE(&s
->a7mpcore
), FSL_IMX7_USDHCn_IRQ
[i
]);
405 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->usdhc
[i
]), 0, irq
);
411 sysbus_realize(SYS_BUS_DEVICE(&s
->snvs
), &error_abort
);
412 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->snvs
), 0, FSL_IMX7_SNVS_ADDR
);
417 create_unimplemented_device("src", FSL_IMX7_SRC_ADDR
, FSL_IMX7_SRC_SIZE
);
422 for (i
= 0; i
< FSL_IMX7_NUM_WDTS
; i
++) {
423 static const hwaddr FSL_IMX7_WDOGn_ADDR
[FSL_IMX7_NUM_WDTS
] = {
429 static const int FSL_IMX7_WDOGn_IRQ
[FSL_IMX7_NUM_WDTS
] = {
436 object_property_set_bool(OBJECT(&s
->wdt
[i
]), "pretimeout-support",
438 sysbus_realize(SYS_BUS_DEVICE(&s
->wdt
[i
]), &error_abort
);
440 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->wdt
[i
]), 0, FSL_IMX7_WDOGn_ADDR
[i
]);
441 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->wdt
[i
]), 0,
442 qdev_get_gpio_in(DEVICE(&s
->a7mpcore
),
443 FSL_IMX7_WDOGn_IRQ
[i
]));
449 create_unimplemented_device("sdma", FSL_IMX7_SDMA_ADDR
, FSL_IMX7_SDMA_SIZE
);
454 create_unimplemented_device("caam", FSL_IMX7_CAAM_ADDR
, FSL_IMX7_CAAM_SIZE
);
459 create_unimplemented_device("pwm1", FSL_IMX7_PWM1_ADDR
, FSL_IMX7_PWMn_SIZE
);
460 create_unimplemented_device("pwm2", FSL_IMX7_PWM2_ADDR
, FSL_IMX7_PWMn_SIZE
);
461 create_unimplemented_device("pwm3", FSL_IMX7_PWM3_ADDR
, FSL_IMX7_PWMn_SIZE
);
462 create_unimplemented_device("pwm4", FSL_IMX7_PWM4_ADDR
, FSL_IMX7_PWMn_SIZE
);
467 create_unimplemented_device("can1", FSL_IMX7_CAN1_ADDR
, FSL_IMX7_CANn_SIZE
);
468 create_unimplemented_device("can2", FSL_IMX7_CAN2_ADDR
, FSL_IMX7_CANn_SIZE
);
473 create_unimplemented_device("ocotp", FSL_IMX7_OCOTP_ADDR
,
474 FSL_IMX7_OCOTP_SIZE
);
476 sysbus_realize(SYS_BUS_DEVICE(&s
->gpr
), &error_abort
);
477 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->gpr
), 0, FSL_IMX7_GPR_ADDR
);
479 sysbus_realize(SYS_BUS_DEVICE(&s
->pcie
), &error_abort
);
480 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->pcie
), 0, FSL_IMX7_PCIE_REG_ADDR
);
482 irq
= qdev_get_gpio_in(DEVICE(&s
->a7mpcore
), FSL_IMX7_PCI_INTA_IRQ
);
483 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->pcie
), 0, irq
);
484 irq
= qdev_get_gpio_in(DEVICE(&s
->a7mpcore
), FSL_IMX7_PCI_INTB_IRQ
);
485 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->pcie
), 1, irq
);
486 irq
= qdev_get_gpio_in(DEVICE(&s
->a7mpcore
), FSL_IMX7_PCI_INTC_IRQ
);
487 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->pcie
), 2, irq
);
488 irq
= qdev_get_gpio_in(DEVICE(&s
->a7mpcore
), FSL_IMX7_PCI_INTD_IRQ
);
489 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->pcie
), 3, irq
);
492 for (i
= 0; i
< FSL_IMX7_NUM_USBS
; i
++) {
493 static const hwaddr FSL_IMX7_USBMISCn_ADDR
[FSL_IMX7_NUM_USBS
] = {
494 FSL_IMX7_USBMISC1_ADDR
,
495 FSL_IMX7_USBMISC2_ADDR
,
496 FSL_IMX7_USBMISC3_ADDR
,
499 static const hwaddr FSL_IMX7_USBn_ADDR
[FSL_IMX7_NUM_USBS
] = {
505 static const int FSL_IMX7_USBn_IRQ
[FSL_IMX7_NUM_USBS
] = {
511 sysbus_realize(SYS_BUS_DEVICE(&s
->usb
[i
]), &error_abort
);
512 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->usb
[i
]), 0,
513 FSL_IMX7_USBn_ADDR
[i
]);
515 irq
= qdev_get_gpio_in(DEVICE(&s
->a7mpcore
), FSL_IMX7_USBn_IRQ
[i
]);
516 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->usb
[i
]), 0, irq
);
518 snprintf(name
, NAME_SIZE
, "usbmisc%d", i
);
519 create_unimplemented_device(name
, FSL_IMX7_USBMISCn_ADDR
[i
],
520 FSL_IMX7_USBMISCn_SIZE
);
526 for (i
= 0; i
< FSL_IMX7_NUM_ADCS
; i
++) {
527 static const hwaddr FSL_IMX7_ADCn_ADDR
[FSL_IMX7_NUM_ADCS
] = {
532 snprintf(name
, NAME_SIZE
, "adc%d", i
);
533 create_unimplemented_device(name
, FSL_IMX7_ADCn_ADDR
[i
],
540 create_unimplemented_device("lcdif", FSL_IMX7_LCDIF_ADDR
,
541 FSL_IMX7_LCDIF_SIZE
);
546 create_unimplemented_device("dma-apbh", FSL_IMX7_DMA_APBH_ADDR
,
547 FSL_IMX7_DMA_APBH_SIZE
);
551 create_unimplemented_device("pcie-phy", FSL_IMX7_PCIE_PHY_ADDR
,
552 FSL_IMX7_PCIE_PHY_SIZE
);
555 static Property fsl_imx7_properties
[] = {
556 DEFINE_PROP_UINT32("fec1-phy-num", FslIMX7State
, phy_num
[0], 0),
557 DEFINE_PROP_UINT32("fec2-phy-num", FslIMX7State
, phy_num
[1], 1),
558 DEFINE_PROP_END_OF_LIST(),
561 static void fsl_imx7_class_init(ObjectClass
*oc
, void *data
)
563 DeviceClass
*dc
= DEVICE_CLASS(oc
);
565 device_class_set_props(dc
, fsl_imx7_properties
);
566 dc
->realize
= fsl_imx7_realize
;
568 /* Reason: Uses serial_hds and nd_table in realize() directly */
569 dc
->user_creatable
= false;
570 dc
->desc
= "i.MX7 SOC";
573 static const TypeInfo fsl_imx7_type_info
= {
574 .name
= TYPE_FSL_IMX7
,
575 .parent
= TYPE_DEVICE
,
576 .instance_size
= sizeof(FslIMX7State
),
577 .instance_init
= fsl_imx7_init
,
578 .class_init
= fsl_imx7_class_init
,
581 static void fsl_imx7_register_types(void)
583 type_register_static(&fsl_imx7_type_info
);
585 type_init(fsl_imx7_register_types
)