2 * QEMU Ultrasparc Sabre PCI host (PBM)
4 * Copyright (c) 2006 Fabrice Bellard
5 * Copyright (c) 2012,2013 Artyom Tarasenko
6 * Copyright (c) 2018 Mark Cave-Ayland
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27 #include "qemu/osdep.h"
28 #include "hw/sysbus.h"
29 #include "hw/pci/pci.h"
30 #include "hw/pci/pci_host.h"
31 #include "hw/qdev-properties.h"
32 #include "hw/pci/pci_bridge.h"
33 #include "hw/pci/pci_bus.h"
35 #include "hw/pci-bridge/simba.h"
36 #include "hw/pci-host/sabre.h"
37 #include "exec/address-spaces.h"
38 #include "qapi/error.h"
40 #include "qemu/module.h"
41 #include "sysemu/runstate.h"
46 * PBM: "UltraSPARC IIi User's Manual",
47 * https://web.archive.org/web/20030403110020/http://www.sun.com/processors/manuals/805-0087.pdf
50 #define PBM_PCI_IMR_MASK 0x7fffffff
51 #define PBM_PCI_IMR_ENABLED 0x80000000
53 #define POR (1U << 31)
54 #define SOFT_POR (1U << 30)
55 #define SOFT_XIR (1U << 29)
56 #define BTN_POR (1U << 28)
57 #define BTN_XIR (1U << 27)
58 #define RESET_MASK 0xf8000000
59 #define RESET_WCMASK 0x98000000
60 #define RESET_WMASK 0x60000000
62 #define NO_IRQ_REQUEST (MAX_IVEC + 1)
64 static inline void sabre_set_request(SabreState
*s
, unsigned int irq_num
)
66 trace_sabre_set_request(irq_num
);
67 s
->irq_request
= irq_num
;
68 qemu_set_irq(s
->ivec_irqs
[irq_num
], 1);
71 static inline void sabre_check_irqs(SabreState
*s
)
75 /* Previous request is not acknowledged, resubmit */
76 if (s
->irq_request
!= NO_IRQ_REQUEST
) {
77 sabre_set_request(s
, s
->irq_request
);
80 /* no request pending */
81 if (s
->pci_irq_in
== 0ULL) {
84 for (i
= 0; i
< 32; i
++) {
85 if (s
->pci_irq_in
& (1ULL << i
)) {
86 if (s
->pci_irq_map
[i
>> 2] & PBM_PCI_IMR_ENABLED
) {
87 sabre_set_request(s
, i
);
92 for (i
= 32; i
< 64; i
++) {
93 if (s
->pci_irq_in
& (1ULL << i
)) {
94 if (s
->obio_irq_map
[i
- 32] & PBM_PCI_IMR_ENABLED
) {
95 sabre_set_request(s
, i
);
102 static inline void sabre_clear_request(SabreState
*s
, unsigned int irq_num
)
104 trace_sabre_clear_request(irq_num
);
105 qemu_set_irq(s
->ivec_irqs
[irq_num
], 0);
106 s
->irq_request
= NO_IRQ_REQUEST
;
109 static AddressSpace
*sabre_pci_dma_iommu(PCIBus
*bus
, void *opaque
, int devfn
)
111 IOMMUState
*is
= opaque
;
113 return &is
->iommu_as
;
116 static void sabre_config_write(void *opaque
, hwaddr addr
,
117 uint64_t val
, unsigned size
)
119 SabreState
*s
= opaque
;
121 trace_sabre_config_write(addr
, val
);
124 case 0x30 ... 0x4f: /* DMA error registers */
125 /* XXX: not implemented yet */
127 case 0xc00 ... 0xc3f: /* PCI interrupt control */
129 unsigned int ino
= (addr
& 0x3f) >> 3;
130 s
->pci_irq_map
[ino
] &= PBM_PCI_IMR_MASK
;
131 s
->pci_irq_map
[ino
] |= val
& ~PBM_PCI_IMR_MASK
;
132 if ((s
->irq_request
== ino
) && !(val
& ~PBM_PCI_IMR_MASK
)) {
133 sabre_clear_request(s
, ino
);
138 case 0x1000 ... 0x107f: /* OBIO interrupt control */
140 unsigned int ino
= ((addr
& 0xff) >> 3);
141 s
->obio_irq_map
[ino
] &= PBM_PCI_IMR_MASK
;
142 s
->obio_irq_map
[ino
] |= val
& ~PBM_PCI_IMR_MASK
;
143 if ((s
->irq_request
== (ino
| 0x20))
144 && !(val
& ~PBM_PCI_IMR_MASK
)) {
145 sabre_clear_request(s
, ino
| 0x20);
150 case 0x1400 ... 0x14ff: /* PCI interrupt clear */
152 unsigned int ino
= (addr
& 0xff) >> 5;
153 if ((s
->irq_request
/ 4) == ino
) {
154 sabre_clear_request(s
, s
->irq_request
);
159 case 0x1800 ... 0x1860: /* OBIO interrupt clear */
161 unsigned int ino
= ((addr
& 0xff) >> 3) | 0x20;
162 if (s
->irq_request
== ino
) {
163 sabre_clear_request(s
, ino
);
168 case 0x2000 ... 0x202f: /* PCI control */
169 s
->pci_control
[(addr
& 0x3f) >> 2] = val
;
171 case 0xf020 ... 0xf027: /* Reset control */
174 s
->reset_control
&= ~(val
& RESET_WCMASK
);
175 s
->reset_control
|= val
& RESET_WMASK
;
176 if (val
& SOFT_POR
) {
178 qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET
);
179 } else if (val
& SOFT_XIR
) {
180 qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET
);
184 case 0x5000 ... 0x51cf: /* PIO/DMA diagnostics */
185 case 0xa400 ... 0xa67f: /* IOMMU diagnostics */
186 case 0xa800 ... 0xa80f: /* Interrupt diagnostics */
187 case 0xf000 ... 0xf01f: /* FFB config, memory control */
194 static uint64_t sabre_config_read(void *opaque
,
195 hwaddr addr
, unsigned size
)
197 SabreState
*s
= opaque
;
201 case 0x30 ... 0x4f: /* DMA error registers */
202 /* XXX: not implemented yet */
204 case 0xc00 ... 0xc3f: /* PCI interrupt control */
206 val
= s
->pci_irq_map
[(addr
& 0x3f) >> 3];
209 case 0x1000 ... 0x107f: /* OBIO interrupt control */
211 val
= s
->obio_irq_map
[(addr
& 0xff) >> 3];
214 case 0x1080 ... 0x108f: /* PCI bus error */
216 val
= s
->pci_err_irq_map
[(addr
& 0xf) >> 3];
219 case 0x2000 ... 0x202f: /* PCI control */
220 val
= s
->pci_control
[(addr
& 0x3f) >> 2];
222 case 0xf020 ... 0xf027: /* Reset control */
224 val
= s
->reset_control
;
227 case 0x5000 ... 0x51cf: /* PIO/DMA diagnostics */
228 case 0xa400 ... 0xa67f: /* IOMMU diagnostics */
229 case 0xa800 ... 0xa80f: /* Interrupt diagnostics */
230 case 0xf000 ... 0xf01f: /* FFB config, memory control */
235 trace_sabre_config_read(addr
, val
);
240 static const MemoryRegionOps sabre_config_ops
= {
241 .read
= sabre_config_read
,
242 .write
= sabre_config_write
,
243 .endianness
= DEVICE_BIG_ENDIAN
,
246 static void sabre_pci_config_write(void *opaque
, hwaddr addr
,
247 uint64_t val
, unsigned size
)
249 SabreState
*s
= opaque
;
250 PCIHostState
*phb
= PCI_HOST_BRIDGE(s
);
252 trace_sabre_pci_config_write(addr
, val
);
253 pci_data_write(phb
->bus
, addr
, val
, size
);
256 static uint64_t sabre_pci_config_read(void *opaque
, hwaddr addr
,
260 SabreState
*s
= opaque
;
261 PCIHostState
*phb
= PCI_HOST_BRIDGE(s
);
263 ret
= pci_data_read(phb
->bus
, addr
, size
);
264 trace_sabre_pci_config_read(addr
, ret
);
268 /* The sabre host has an IRQ line for each IRQ line of each slot. */
269 static int pci_sabre_map_irq(PCIDevice
*pci_dev
, int irq_num
)
271 /* Return the irq as swizzled by the PBM */
275 static int pci_simbaA_map_irq(PCIDevice
*pci_dev
, int irq_num
)
277 /* The on-board devices have fixed (legacy) OBIO intnos */
278 switch (PCI_SLOT(pci_dev
->devfn
)) {
286 /* Normal intno, fall through */
290 return ((PCI_SLOT(pci_dev
->devfn
) << 2) + irq_num
) & 0x1f;
293 static int pci_simbaB_map_irq(PCIDevice
*pci_dev
, int irq_num
)
295 return (0x10 + (PCI_SLOT(pci_dev
->devfn
) << 2) + irq_num
) & 0x1f;
298 static void pci_sabre_set_irq(void *opaque
, int irq_num
, int level
)
300 SabreState
*s
= opaque
;
302 trace_sabre_pci_set_irq(irq_num
, level
);
304 /* PCI IRQ map onto the first 32 INO. */
307 s
->pci_irq_in
|= 1ULL << irq_num
;
308 if (s
->pci_irq_map
[irq_num
>> 2] & PBM_PCI_IMR_ENABLED
) {
309 sabre_set_request(s
, irq_num
);
312 s
->pci_irq_in
&= ~(1ULL << irq_num
);
315 /* OBIO IRQ map onto the next 32 INO. */
317 trace_sabre_pci_set_obio_irq(irq_num
, level
);
318 s
->pci_irq_in
|= 1ULL << irq_num
;
319 if ((s
->irq_request
== NO_IRQ_REQUEST
)
320 && (s
->obio_irq_map
[irq_num
- 32] & PBM_PCI_IMR_ENABLED
)) {
321 sabre_set_request(s
, irq_num
);
324 s
->pci_irq_in
&= ~(1ULL << irq_num
);
329 static void sabre_reset(DeviceState
*d
)
331 SabreState
*s
= SABRE(d
);
336 for (i
= 0; i
< 8; i
++) {
337 s
->pci_irq_map
[i
] &= PBM_PCI_IMR_MASK
;
339 for (i
= 0; i
< 32; i
++) {
340 s
->obio_irq_map
[i
] &= PBM_PCI_IMR_MASK
;
343 s
->irq_request
= NO_IRQ_REQUEST
;
344 s
->pci_irq_in
= 0ULL;
346 if (s
->nr_resets
++ == 0) {
348 s
->reset_control
= POR
;
351 /* As this is the busA PCI bridge which contains the on-board devices
352 * attached to the ebus, ensure that we initially allow IO transactions
353 * so that we get the early serial console until OpenBIOS can properly
354 * configure the PCI bridge itself */
355 pci_dev
= PCI_DEVICE(s
->bridgeA
);
356 cmd
= pci_get_word(pci_dev
->config
+ PCI_COMMAND
);
357 pci_set_word(pci_dev
->config
+ PCI_COMMAND
, cmd
| PCI_COMMAND_IO
);
358 pci_bridge_update_mappings(PCI_BRIDGE(pci_dev
));
361 static const MemoryRegionOps pci_config_ops
= {
362 .read
= sabre_pci_config_read
,
363 .write
= sabre_pci_config_write
,
364 .endianness
= DEVICE_LITTLE_ENDIAN
,
367 static void sabre_realize(DeviceState
*dev
, Error
**errp
)
369 SabreState
*s
= SABRE(dev
);
370 PCIHostState
*phb
= PCI_HOST_BRIDGE(dev
);
373 memory_region_init(&s
->pci_mmio
, OBJECT(s
), "pci-mmio", 0x100000000ULL
);
374 memory_region_add_subregion(get_system_memory(), s
->mem_base
,
377 phb
->bus
= pci_register_root_bus(dev
, "pci",
378 pci_sabre_set_irq
, pci_sabre_map_irq
, s
,
381 0, 0x40, TYPE_PCI_BUS
);
383 pci_create_simple(phb
->bus
, 0, TYPE_SABRE_PCI_DEVICE
);
386 memory_region_add_subregion_overlap(&s
->sabre_config
, 0x200,
387 sysbus_mmio_get_region(SYS_BUS_DEVICE(s
->iommu
), 0), 1);
388 pci_setup_iommu(phb
->bus
, sabre_pci_dma_iommu
, s
->iommu
);
390 /* APB secondary busses */
391 pci_dev
= pci_new_multifunction(PCI_DEVFN(1, 0), true,
392 TYPE_SIMBA_PCI_BRIDGE
);
393 s
->bridgeB
= PCI_BRIDGE(pci_dev
);
394 pci_bridge_map_irq(s
->bridgeB
, "pciB", pci_simbaB_map_irq
);
395 pci_realize_and_unref(pci_dev
, phb
->bus
, &error_fatal
);
397 pci_dev
= pci_new_multifunction(PCI_DEVFN(1, 1), true,
398 TYPE_SIMBA_PCI_BRIDGE
);
399 s
->bridgeA
= PCI_BRIDGE(pci_dev
);
400 pci_bridge_map_irq(s
->bridgeA
, "pciA", pci_simbaA_map_irq
);
401 pci_realize_and_unref(pci_dev
, phb
->bus
, &error_fatal
);
404 static void sabre_init(Object
*obj
)
406 SabreState
*s
= SABRE(obj
);
407 SysBusDevice
*sbd
= SYS_BUS_DEVICE(obj
);
410 for (i
= 0; i
< 8; i
++) {
411 s
->pci_irq_map
[i
] = (0x1f << 6) | (i
<< 2);
413 for (i
= 0; i
< 2; i
++) {
414 s
->pci_err_irq_map
[i
] = (0x1f << 6) | 0x30;
416 for (i
= 0; i
< 32; i
++) {
417 s
->obio_irq_map
[i
] = ((0x1f << 6) | 0x20) + i
;
419 qdev_init_gpio_in_named(DEVICE(s
), pci_sabre_set_irq
, "pbm-irq", MAX_IVEC
);
420 qdev_init_gpio_out_named(DEVICE(s
), s
->ivec_irqs
, "ivec-irq", MAX_IVEC
);
421 s
->irq_request
= NO_IRQ_REQUEST
;
422 s
->pci_irq_in
= 0ULL;
425 object_property_add_link(obj
, "iommu", TYPE_SUN4U_IOMMU
,
426 (Object
**) &s
->iommu
,
427 qdev_prop_allow_set_link_before_realize
,
431 memory_region_init_io(&s
->sabre_config
, OBJECT(s
), &sabre_config_ops
, s
,
432 "sabre-config", 0x10000);
434 sysbus_init_mmio(sbd
, &s
->sabre_config
);
436 memory_region_init_io(&s
->pci_config
, OBJECT(s
), &pci_config_ops
, s
,
437 "sabre-pci-config", 0x1000000);
439 sysbus_init_mmio(sbd
, &s
->pci_config
);
442 memory_region_init(&s
->pci_ioport
, OBJECT(s
), "sabre-pci-ioport",
446 sysbus_init_mmio(sbd
, &s
->pci_ioport
);
449 static void sabre_pci_realize(PCIDevice
*d
, Error
**errp
)
451 pci_set_word(d
->config
+ PCI_COMMAND
,
452 PCI_COMMAND_MEMORY
| PCI_COMMAND_MASTER
);
453 pci_set_word(d
->config
+ PCI_STATUS
,
454 PCI_STATUS_FAST_BACK
| PCI_STATUS_66MHZ
|
455 PCI_STATUS_DEVSEL_MEDIUM
);
458 static void sabre_pci_class_init(ObjectClass
*klass
, void *data
)
460 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
461 DeviceClass
*dc
= DEVICE_CLASS(klass
);
463 k
->realize
= sabre_pci_realize
;
464 k
->vendor_id
= PCI_VENDOR_ID_SUN
;
465 k
->device_id
= PCI_DEVICE_ID_SUN_SABRE
;
466 k
->class_id
= PCI_CLASS_BRIDGE_HOST
;
468 * PCI-facing part of the host bridge, not usable without the
469 * host-facing part, which can't be device_add'ed, yet.
471 dc
->user_creatable
= false;
474 static const TypeInfo sabre_pci_info
= {
475 .name
= TYPE_SABRE_PCI_DEVICE
,
476 .parent
= TYPE_PCI_DEVICE
,
477 .instance_size
= sizeof(SabrePCIState
),
478 .class_init
= sabre_pci_class_init
,
479 .interfaces
= (InterfaceInfo
[]) {
480 { INTERFACE_CONVENTIONAL_PCI_DEVICE
},
485 static char *sabre_ofw_unit_address(const SysBusDevice
*dev
)
487 SabreState
*s
= SABRE(dev
);
489 return g_strdup_printf("%x,%x",
490 (uint32_t)((s
->special_base
>> 32) & 0xffffffff),
491 (uint32_t)(s
->special_base
& 0xffffffff));
494 static Property sabre_properties
[] = {
495 DEFINE_PROP_UINT64("special-base", SabreState
, special_base
, 0),
496 DEFINE_PROP_UINT64("mem-base", SabreState
, mem_base
, 0),
497 DEFINE_PROP_END_OF_LIST(),
500 static void sabre_class_init(ObjectClass
*klass
, void *data
)
502 DeviceClass
*dc
= DEVICE_CLASS(klass
);
503 SysBusDeviceClass
*sbc
= SYS_BUS_DEVICE_CLASS(klass
);
505 dc
->realize
= sabre_realize
;
506 dc
->reset
= sabre_reset
;
507 device_class_set_props(dc
, sabre_properties
);
508 set_bit(DEVICE_CATEGORY_BRIDGE
, dc
->categories
);
510 sbc
->explicit_ofw_unit_address
= sabre_ofw_unit_address
;
513 static const TypeInfo sabre_info
= {
515 .parent
= TYPE_PCI_HOST_BRIDGE
,
516 .instance_size
= sizeof(SabreState
),
517 .instance_init
= sabre_init
,
518 .class_init
= sabre_class_init
,
521 static void sabre_register_types(void)
523 type_register_static(&sabre_info
);
524 type_register_static(&sabre_pci_info
);
527 type_init(sabre_register_types
)