vfio/pci: Rename INTx functions for easier tracing
[qemu/ar7.git] / target-tilegx / cpu.h
blobb9f5082b95d6fb88f4cf2107456df1bfdcdcee1d
1 /*
2 * TILE-Gx virtual CPU header
4 * Copyright (c) 2015 Chen Gang
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 #ifndef CPU_TILEGX_H
20 #define CPU_TILEGX_H
22 #include "config.h"
23 #include "qemu-common.h"
25 #define TARGET_LONG_BITS 64
27 #define CPUArchState struct CPUTLGState
29 #include "exec/cpu-defs.h"
32 /* TILE-Gx common register alias */
33 #define TILEGX_R_RE 0 /* 0 register, for function/syscall return value */
34 #define TILEGX_R_ERR 1 /* 1 register, for syscall errno flag */
35 #define TILEGX_R_NR 10 /* 10 register, for syscall number */
36 #define TILEGX_R_BP 52 /* 52 register, optional frame pointer */
37 #define TILEGX_R_TP 53 /* TP register, thread local storage data */
38 #define TILEGX_R_SP 54 /* SP register, stack pointer */
39 #define TILEGX_R_LR 55 /* LR register, may save pc, but it is not pc */
40 #define TILEGX_R_COUNT 56 /* Only 56 registers are really useful */
41 #define TILEGX_R_SN 56 /* SN register, obsoleted, it likes zero register */
42 #define TILEGX_R_IDN0 57 /* IDN0 register, cause IDN_ACCESS exception */
43 #define TILEGX_R_IDN1 58 /* IDN1 register, cause IDN_ACCESS exception */
44 #define TILEGX_R_UDN0 59 /* UDN0 register, cause UDN_ACCESS exception */
45 #define TILEGX_R_UDN1 60 /* UDN1 register, cause UDN_ACCESS exception */
46 #define TILEGX_R_UDN2 61 /* UDN2 register, cause UDN_ACCESS exception */
47 #define TILEGX_R_UDN3 62 /* UDN3 register, cause UDN_ACCESS exception */
48 #define TILEGX_R_ZERO 63 /* Zero register, always zero */
49 #define TILEGX_R_NOREG 255 /* Invalid register value */
51 /* TILE-Gx special registers used by outside */
52 enum {
53 TILEGX_SPR_CMPEXCH = 0,
54 TILEGX_SPR_CRITICAL_SEC = 1,
55 TILEGX_SPR_SIM_CONTROL = 2,
56 TILEGX_SPR_COUNT
59 /* Exception numbers */
60 typedef enum {
61 TILEGX_EXCP_NONE = 0,
62 TILEGX_EXCP_SYSCALL = 1,
63 TILEGX_EXCP_SEGV = 2,
64 TILEGX_EXCP_OPCODE_UNKNOWN = 0x101,
65 TILEGX_EXCP_OPCODE_UNIMPLEMENTED = 0x102,
66 TILEGX_EXCP_OPCODE_CMPEXCH = 0x103,
67 TILEGX_EXCP_OPCODE_CMPEXCH4 = 0x104,
68 TILEGX_EXCP_OPCODE_EXCH = 0x105,
69 TILEGX_EXCP_OPCODE_EXCH4 = 0x106,
70 TILEGX_EXCP_OPCODE_FETCHADD = 0x107,
71 TILEGX_EXCP_OPCODE_FETCHADD4 = 0x108,
72 TILEGX_EXCP_OPCODE_FETCHADDGEZ = 0x109,
73 TILEGX_EXCP_OPCODE_FETCHADDGEZ4 = 0x10a,
74 TILEGX_EXCP_OPCODE_FETCHAND = 0x10b,
75 TILEGX_EXCP_OPCODE_FETCHAND4 = 0x10c,
76 TILEGX_EXCP_OPCODE_FETCHOR = 0x10d,
77 TILEGX_EXCP_OPCODE_FETCHOR4 = 0x10e,
78 TILEGX_EXCP_REG_IDN_ACCESS = 0x181,
79 TILEGX_EXCP_REG_UDN_ACCESS = 0x182,
80 TILEGX_EXCP_UNALIGNMENT = 0x201,
81 TILEGX_EXCP_DBUG_BREAK = 0x301
82 } TileExcp;
84 typedef struct CPUTLGState {
85 uint64_t regs[TILEGX_R_COUNT]; /* Common used registers by outside */
86 uint64_t spregs[TILEGX_SPR_COUNT]; /* Special used registers by outside */
87 uint64_t pc; /* Current pc */
89 #if defined(CONFIG_USER_ONLY)
90 uint64_t atomic_srca; /* Arguments to atomic "exceptions" */
91 uint64_t atomic_srcb;
92 uint32_t atomic_dstr;
93 uint64_t excaddr; /* exception address */
94 #endif
96 CPU_COMMON
97 } CPUTLGState;
99 #include "qom/cpu.h"
101 #define TYPE_TILEGX_CPU "tilegx-cpu"
103 #define TILEGX_CPU_CLASS(klass) \
104 OBJECT_CLASS_CHECK(TileGXCPUClass, (klass), TYPE_TILEGX_CPU)
105 #define TILEGX_CPU(obj) \
106 OBJECT_CHECK(TileGXCPU, (obj), TYPE_TILEGX_CPU)
107 #define TILEGX_CPU_GET_CLASS(obj) \
108 OBJECT_GET_CLASS(TileGXCPUClass, (obj), TYPE_TILEGX_CPU)
111 * TileGXCPUClass:
112 * @parent_realize: The parent class' realize handler.
113 * @parent_reset: The parent class' reset handler.
115 * A Tile-Gx CPU model.
117 typedef struct TileGXCPUClass {
118 /*< private >*/
119 CPUClass parent_class;
120 /*< public >*/
122 DeviceRealize parent_realize;
123 void (*parent_reset)(CPUState *cpu);
124 } TileGXCPUClass;
127 * TileGXCPU:
128 * @env: #CPUTLGState
130 * A Tile-GX CPU.
132 typedef struct TileGXCPU {
133 /*< private >*/
134 CPUState parent_obj;
135 /*< public >*/
137 CPUTLGState env;
138 } TileGXCPU;
140 static inline TileGXCPU *tilegx_env_get_cpu(CPUTLGState *env)
142 return container_of(env, TileGXCPU, env);
145 #define ENV_GET_CPU(e) CPU(tilegx_env_get_cpu(e))
147 #define ENV_OFFSET offsetof(TileGXCPU, env)
149 /* TILE-Gx memory attributes */
150 #define TARGET_PAGE_BITS 16 /* TILE-Gx uses 64KB page size */
151 #define TARGET_PHYS_ADDR_SPACE_BITS 42
152 #define TARGET_VIRT_ADDR_SPACE_BITS 64
153 #define MMU_USER_IDX 0 /* Current memory operation is in user mode */
155 #include "exec/cpu-all.h"
157 void tilegx_tcg_init(void);
158 int cpu_tilegx_exec(CPUState *s);
159 int cpu_tilegx_signal_handler(int host_signum, void *pinfo, void *puc);
161 TileGXCPU *cpu_tilegx_init(const char *cpu_model);
163 #define cpu_init(cpu_model) CPU(cpu_tilegx_init(cpu_model))
165 #define cpu_exec cpu_tilegx_exec
166 #define cpu_gen_code cpu_tilegx_gen_code
167 #define cpu_signal_handler cpu_tilegx_signal_handler
169 static inline void cpu_get_tb_cpu_state(CPUTLGState *env, target_ulong *pc,
170 target_ulong *cs_base, int *flags)
172 *pc = env->pc;
173 *cs_base = 0;
174 *flags = 0;
177 #include "exec/exec-all.h"
179 #endif