MAINTAINERS: update Allwinner A10 maintainer
[qemu/ar7.git] / target-arm / helper.c
blob12ea88fd5258362b626b389eb9f8e13d46099c1b
1 #include "cpu.h"
2 #include "internals.h"
3 #include "exec/gdbstub.h"
4 #include "exec/helper-proto.h"
5 #include "qemu/host-utils.h"
6 #include "sysemu/arch_init.h"
7 #include "sysemu/sysemu.h"
8 #include "qemu/bitops.h"
9 #include "qemu/crc32c.h"
10 #include "exec/cpu_ldst.h"
11 #include "arm_ldst.h"
12 #include <zlib.h> /* For crc32 */
13 #include "exec/semihost.h"
15 #ifndef CONFIG_USER_ONLY
16 static inline bool get_phys_addr(CPUARMState *env, target_ulong address,
17 int access_type, ARMMMUIdx mmu_idx,
18 hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot,
19 target_ulong *page_size, uint32_t *fsr);
21 /* Definitions for the PMCCNTR and PMCR registers */
22 #define PMCRD 0x8
23 #define PMCRC 0x4
24 #define PMCRE 0x1
25 #endif
27 static int vfp_gdb_get_reg(CPUARMState *env, uint8_t *buf, int reg)
29 int nregs;
31 /* VFP data registers are always little-endian. */
32 nregs = arm_feature(env, ARM_FEATURE_VFP3) ? 32 : 16;
33 if (reg < nregs) {
34 stfq_le_p(buf, env->vfp.regs[reg]);
35 return 8;
37 if (arm_feature(env, ARM_FEATURE_NEON)) {
38 /* Aliases for Q regs. */
39 nregs += 16;
40 if (reg < nregs) {
41 stfq_le_p(buf, env->vfp.regs[(reg - 32) * 2]);
42 stfq_le_p(buf + 8, env->vfp.regs[(reg - 32) * 2 + 1]);
43 return 16;
46 switch (reg - nregs) {
47 case 0: stl_p(buf, env->vfp.xregs[ARM_VFP_FPSID]); return 4;
48 case 1: stl_p(buf, env->vfp.xregs[ARM_VFP_FPSCR]); return 4;
49 case 2: stl_p(buf, env->vfp.xregs[ARM_VFP_FPEXC]); return 4;
51 return 0;
54 static int vfp_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg)
56 int nregs;
58 nregs = arm_feature(env, ARM_FEATURE_VFP3) ? 32 : 16;
59 if (reg < nregs) {
60 env->vfp.regs[reg] = ldfq_le_p(buf);
61 return 8;
63 if (arm_feature(env, ARM_FEATURE_NEON)) {
64 nregs += 16;
65 if (reg < nregs) {
66 env->vfp.regs[(reg - 32) * 2] = ldfq_le_p(buf);
67 env->vfp.regs[(reg - 32) * 2 + 1] = ldfq_le_p(buf + 8);
68 return 16;
71 switch (reg - nregs) {
72 case 0: env->vfp.xregs[ARM_VFP_FPSID] = ldl_p(buf); return 4;
73 case 1: env->vfp.xregs[ARM_VFP_FPSCR] = ldl_p(buf); return 4;
74 case 2: env->vfp.xregs[ARM_VFP_FPEXC] = ldl_p(buf) & (1 << 30); return 4;
76 return 0;
79 static int aarch64_fpu_gdb_get_reg(CPUARMState *env, uint8_t *buf, int reg)
81 switch (reg) {
82 case 0 ... 31:
83 /* 128 bit FP register */
84 stfq_le_p(buf, env->vfp.regs[reg * 2]);
85 stfq_le_p(buf + 8, env->vfp.regs[reg * 2 + 1]);
86 return 16;
87 case 32:
88 /* FPSR */
89 stl_p(buf, vfp_get_fpsr(env));
90 return 4;
91 case 33:
92 /* FPCR */
93 stl_p(buf, vfp_get_fpcr(env));
94 return 4;
95 default:
96 return 0;
100 static int aarch64_fpu_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg)
102 switch (reg) {
103 case 0 ... 31:
104 /* 128 bit FP register */
105 env->vfp.regs[reg * 2] = ldfq_le_p(buf);
106 env->vfp.regs[reg * 2 + 1] = ldfq_le_p(buf + 8);
107 return 16;
108 case 32:
109 /* FPSR */
110 vfp_set_fpsr(env, ldl_p(buf));
111 return 4;
112 case 33:
113 /* FPCR */
114 vfp_set_fpcr(env, ldl_p(buf));
115 return 4;
116 default:
117 return 0;
121 static uint64_t raw_read(CPUARMState *env, const ARMCPRegInfo *ri)
123 assert(ri->fieldoffset);
124 if (cpreg_field_is_64bit(ri)) {
125 return CPREG_FIELD64(env, ri);
126 } else {
127 return CPREG_FIELD32(env, ri);
131 static void raw_write(CPUARMState *env, const ARMCPRegInfo *ri,
132 uint64_t value)
134 assert(ri->fieldoffset);
135 if (cpreg_field_is_64bit(ri)) {
136 CPREG_FIELD64(env, ri) = value;
137 } else {
138 CPREG_FIELD32(env, ri) = value;
142 static void *raw_ptr(CPUARMState *env, const ARMCPRegInfo *ri)
144 return (char *)env + ri->fieldoffset;
147 uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri)
149 /* Raw read of a coprocessor register (as needed for migration, etc). */
150 if (ri->type & ARM_CP_CONST) {
151 return ri->resetvalue;
152 } else if (ri->raw_readfn) {
153 return ri->raw_readfn(env, ri);
154 } else if (ri->readfn) {
155 return ri->readfn(env, ri);
156 } else {
157 return raw_read(env, ri);
161 static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri,
162 uint64_t v)
164 /* Raw write of a coprocessor register (as needed for migration, etc).
165 * Note that constant registers are treated as write-ignored; the
166 * caller should check for success by whether a readback gives the
167 * value written.
169 if (ri->type & ARM_CP_CONST) {
170 return;
171 } else if (ri->raw_writefn) {
172 ri->raw_writefn(env, ri, v);
173 } else if (ri->writefn) {
174 ri->writefn(env, ri, v);
175 } else {
176 raw_write(env, ri, v);
180 static bool raw_accessors_invalid(const ARMCPRegInfo *ri)
182 /* Return true if the regdef would cause an assertion if you called
183 * read_raw_cp_reg() or write_raw_cp_reg() on it (ie if it is a
184 * program bug for it not to have the NO_RAW flag).
185 * NB that returning false here doesn't necessarily mean that calling
186 * read/write_raw_cp_reg() is safe, because we can't distinguish "has
187 * read/write access functions which are safe for raw use" from "has
188 * read/write access functions which have side effects but has forgotten
189 * to provide raw access functions".
190 * The tests here line up with the conditions in read/write_raw_cp_reg()
191 * and assertions in raw_read()/raw_write().
193 if ((ri->type & ARM_CP_CONST) ||
194 ri->fieldoffset ||
195 ((ri->raw_writefn || ri->writefn) && (ri->raw_readfn || ri->readfn))) {
196 return false;
198 return true;
201 bool write_cpustate_to_list(ARMCPU *cpu)
203 /* Write the coprocessor state from cpu->env to the (index,value) list. */
204 int i;
205 bool ok = true;
207 for (i = 0; i < cpu->cpreg_array_len; i++) {
208 uint32_t regidx = kvm_to_cpreg_id(cpu->cpreg_indexes[i]);
209 const ARMCPRegInfo *ri;
211 ri = get_arm_cp_reginfo(cpu->cp_regs, regidx);
212 if (!ri) {
213 ok = false;
214 continue;
216 if (ri->type & ARM_CP_NO_RAW) {
217 continue;
219 cpu->cpreg_values[i] = read_raw_cp_reg(&cpu->env, ri);
221 return ok;
224 bool write_list_to_cpustate(ARMCPU *cpu)
226 int i;
227 bool ok = true;
229 for (i = 0; i < cpu->cpreg_array_len; i++) {
230 uint32_t regidx = kvm_to_cpreg_id(cpu->cpreg_indexes[i]);
231 uint64_t v = cpu->cpreg_values[i];
232 const ARMCPRegInfo *ri;
234 ri = get_arm_cp_reginfo(cpu->cp_regs, regidx);
235 if (!ri) {
236 ok = false;
237 continue;
239 if (ri->type & ARM_CP_NO_RAW) {
240 continue;
242 /* Write value and confirm it reads back as written
243 * (to catch read-only registers and partially read-only
244 * registers where the incoming migration value doesn't match)
246 write_raw_cp_reg(&cpu->env, ri, v);
247 if (read_raw_cp_reg(&cpu->env, ri) != v) {
248 ok = false;
251 return ok;
254 static void add_cpreg_to_list(gpointer key, gpointer opaque)
256 ARMCPU *cpu = opaque;
257 uint64_t regidx;
258 const ARMCPRegInfo *ri;
260 regidx = *(uint32_t *)key;
261 ri = get_arm_cp_reginfo(cpu->cp_regs, regidx);
263 if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) {
264 cpu->cpreg_indexes[cpu->cpreg_array_len] = cpreg_to_kvm_id(regidx);
265 /* The value array need not be initialized at this point */
266 cpu->cpreg_array_len++;
270 static void count_cpreg(gpointer key, gpointer opaque)
272 ARMCPU *cpu = opaque;
273 uint64_t regidx;
274 const ARMCPRegInfo *ri;
276 regidx = *(uint32_t *)key;
277 ri = get_arm_cp_reginfo(cpu->cp_regs, regidx);
279 if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) {
280 cpu->cpreg_array_len++;
284 static gint cpreg_key_compare(gconstpointer a, gconstpointer b)
286 uint64_t aidx = cpreg_to_kvm_id(*(uint32_t *)a);
287 uint64_t bidx = cpreg_to_kvm_id(*(uint32_t *)b);
289 if (aidx > bidx) {
290 return 1;
292 if (aidx < bidx) {
293 return -1;
295 return 0;
298 void init_cpreg_list(ARMCPU *cpu)
300 /* Initialise the cpreg_tuples[] array based on the cp_regs hash.
301 * Note that we require cpreg_tuples[] to be sorted by key ID.
303 GList *keys;
304 int arraylen;
306 keys = g_hash_table_get_keys(cpu->cp_regs);
307 keys = g_list_sort(keys, cpreg_key_compare);
309 cpu->cpreg_array_len = 0;
311 g_list_foreach(keys, count_cpreg, cpu);
313 arraylen = cpu->cpreg_array_len;
314 cpu->cpreg_indexes = g_new(uint64_t, arraylen);
315 cpu->cpreg_values = g_new(uint64_t, arraylen);
316 cpu->cpreg_vmstate_indexes = g_new(uint64_t, arraylen);
317 cpu->cpreg_vmstate_values = g_new(uint64_t, arraylen);
318 cpu->cpreg_vmstate_array_len = cpu->cpreg_array_len;
319 cpu->cpreg_array_len = 0;
321 g_list_foreach(keys, add_cpreg_to_list, cpu);
323 assert(cpu->cpreg_array_len == arraylen);
325 g_list_free(keys);
329 * Some registers are not accessible if EL3.NS=0 and EL3 is using AArch32 but
330 * they are accessible when EL3 is using AArch64 regardless of EL3.NS.
332 * access_el3_aa32ns: Used to check AArch32 register views.
333 * access_el3_aa32ns_aa64any: Used to check both AArch32/64 register views.
335 static CPAccessResult access_el3_aa32ns(CPUARMState *env,
336 const ARMCPRegInfo *ri)
338 bool secure = arm_is_secure_below_el3(env);
340 assert(!arm_el_is_aa64(env, 3));
341 if (secure) {
342 return CP_ACCESS_TRAP_UNCATEGORIZED;
344 return CP_ACCESS_OK;
347 static CPAccessResult access_el3_aa32ns_aa64any(CPUARMState *env,
348 const ARMCPRegInfo *ri)
350 if (!arm_el_is_aa64(env, 3)) {
351 return access_el3_aa32ns(env, ri);
353 return CP_ACCESS_OK;
356 static void dacr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
358 ARMCPU *cpu = arm_env_get_cpu(env);
360 raw_write(env, ri, value);
361 tlb_flush(CPU(cpu), 1); /* Flush TLB as domain not tracked in TLB */
364 static void fcse_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
366 ARMCPU *cpu = arm_env_get_cpu(env);
368 if (raw_read(env, ri) != value) {
369 /* Unlike real hardware the qemu TLB uses virtual addresses,
370 * not modified virtual addresses, so this causes a TLB flush.
372 tlb_flush(CPU(cpu), 1);
373 raw_write(env, ri, value);
377 static void contextidr_write(CPUARMState *env, const ARMCPRegInfo *ri,
378 uint64_t value)
380 ARMCPU *cpu = arm_env_get_cpu(env);
382 if (raw_read(env, ri) != value && !arm_feature(env, ARM_FEATURE_MPU)
383 && !extended_addresses_enabled(env)) {
384 /* For VMSA (when not using the LPAE long descriptor page table
385 * format) this register includes the ASID, so do a TLB flush.
386 * For PMSA it is purely a process ID and no action is needed.
388 tlb_flush(CPU(cpu), 1);
390 raw_write(env, ri, value);
393 static void tlbiall_write(CPUARMState *env, const ARMCPRegInfo *ri,
394 uint64_t value)
396 /* Invalidate all (TLBIALL) */
397 ARMCPU *cpu = arm_env_get_cpu(env);
399 tlb_flush(CPU(cpu), 1);
402 static void tlbimva_write(CPUARMState *env, const ARMCPRegInfo *ri,
403 uint64_t value)
405 /* Invalidate single TLB entry by MVA and ASID (TLBIMVA) */
406 ARMCPU *cpu = arm_env_get_cpu(env);
408 tlb_flush_page(CPU(cpu), value & TARGET_PAGE_MASK);
411 static void tlbiasid_write(CPUARMState *env, const ARMCPRegInfo *ri,
412 uint64_t value)
414 /* Invalidate by ASID (TLBIASID) */
415 ARMCPU *cpu = arm_env_get_cpu(env);
417 tlb_flush(CPU(cpu), value == 0);
420 static void tlbimvaa_write(CPUARMState *env, const ARMCPRegInfo *ri,
421 uint64_t value)
423 /* Invalidate single entry by MVA, all ASIDs (TLBIMVAA) */
424 ARMCPU *cpu = arm_env_get_cpu(env);
426 tlb_flush_page(CPU(cpu), value & TARGET_PAGE_MASK);
429 /* IS variants of TLB operations must affect all cores */
430 static void tlbiall_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
431 uint64_t value)
433 CPUState *other_cs;
435 CPU_FOREACH(other_cs) {
436 tlb_flush(other_cs, 1);
440 static void tlbiasid_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
441 uint64_t value)
443 CPUState *other_cs;
445 CPU_FOREACH(other_cs) {
446 tlb_flush(other_cs, value == 0);
450 static void tlbimva_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
451 uint64_t value)
453 CPUState *other_cs;
455 CPU_FOREACH(other_cs) {
456 tlb_flush_page(other_cs, value & TARGET_PAGE_MASK);
460 static void tlbimvaa_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
461 uint64_t value)
463 CPUState *other_cs;
465 CPU_FOREACH(other_cs) {
466 tlb_flush_page(other_cs, value & TARGET_PAGE_MASK);
470 static const ARMCPRegInfo cp_reginfo[] = {
471 /* Define the secure and non-secure FCSE identifier CP registers
472 * separately because there is no secure bank in V8 (no _EL3). This allows
473 * the secure register to be properly reset and migrated. There is also no
474 * v8 EL1 version of the register so the non-secure instance stands alone.
476 { .name = "FCSEIDR(NS)",
477 .cp = 15, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 0,
478 .access = PL1_RW, .secure = ARM_CP_SECSTATE_NS,
479 .fieldoffset = offsetof(CPUARMState, cp15.fcseidr_ns),
480 .resetvalue = 0, .writefn = fcse_write, .raw_writefn = raw_write, },
481 { .name = "FCSEIDR(S)",
482 .cp = 15, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 0,
483 .access = PL1_RW, .secure = ARM_CP_SECSTATE_S,
484 .fieldoffset = offsetof(CPUARMState, cp15.fcseidr_s),
485 .resetvalue = 0, .writefn = fcse_write, .raw_writefn = raw_write, },
486 /* Define the secure and non-secure context identifier CP registers
487 * separately because there is no secure bank in V8 (no _EL3). This allows
488 * the secure register to be properly reset and migrated. In the
489 * non-secure case, the 32-bit register will have reset and migration
490 * disabled during registration as it is handled by the 64-bit instance.
492 { .name = "CONTEXTIDR_EL1", .state = ARM_CP_STATE_BOTH,
493 .opc0 = 3, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 1,
494 .access = PL1_RW, .secure = ARM_CP_SECSTATE_NS,
495 .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[1]),
496 .resetvalue = 0, .writefn = contextidr_write, .raw_writefn = raw_write, },
497 { .name = "CONTEXTIDR(S)", .state = ARM_CP_STATE_AA32,
498 .cp = 15, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 1,
499 .access = PL1_RW, .secure = ARM_CP_SECSTATE_S,
500 .fieldoffset = offsetof(CPUARMState, cp15.contextidr_s),
501 .resetvalue = 0, .writefn = contextidr_write, .raw_writefn = raw_write, },
502 REGINFO_SENTINEL
505 static const ARMCPRegInfo not_v8_cp_reginfo[] = {
506 /* NB: Some of these registers exist in v8 but with more precise
507 * definitions that don't use CP_ANY wildcards (mostly in v8_cp_reginfo[]).
509 /* MMU Domain access control / MPU write buffer control */
510 { .name = "DACR",
511 .cp = 15, .opc1 = CP_ANY, .crn = 3, .crm = CP_ANY, .opc2 = CP_ANY,
512 .access = PL1_RW, .resetvalue = 0,
513 .writefn = dacr_write, .raw_writefn = raw_write,
514 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dacr_s),
515 offsetoflow32(CPUARMState, cp15.dacr_ns) } },
516 /* ARMv7 allocates a range of implementation defined TLB LOCKDOWN regs.
517 * For v6 and v5, these mappings are overly broad.
519 { .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 0,
520 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW, .type = ARM_CP_NOP },
521 { .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 1,
522 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW, .type = ARM_CP_NOP },
523 { .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 4,
524 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW, .type = ARM_CP_NOP },
525 { .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 8,
526 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW, .type = ARM_CP_NOP },
527 /* Cache maintenance ops; some of this space may be overridden later. */
528 { .name = "CACHEMAINT", .cp = 15, .crn = 7, .crm = CP_ANY,
529 .opc1 = 0, .opc2 = CP_ANY, .access = PL1_W,
530 .type = ARM_CP_NOP | ARM_CP_OVERRIDE },
531 REGINFO_SENTINEL
534 static const ARMCPRegInfo not_v6_cp_reginfo[] = {
535 /* Not all pre-v6 cores implemented this WFI, so this is slightly
536 * over-broad.
538 { .name = "WFI_v5", .cp = 15, .crn = 7, .crm = 8, .opc1 = 0, .opc2 = 2,
539 .access = PL1_W, .type = ARM_CP_WFI },
540 REGINFO_SENTINEL
543 static const ARMCPRegInfo not_v7_cp_reginfo[] = {
544 /* Standard v6 WFI (also used in some pre-v6 cores); not in v7 (which
545 * is UNPREDICTABLE; we choose to NOP as most implementations do).
547 { .name = "WFI_v6", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4,
548 .access = PL1_W, .type = ARM_CP_WFI },
549 /* L1 cache lockdown. Not architectural in v6 and earlier but in practice
550 * implemented in 926, 946, 1026, 1136, 1176 and 11MPCore. StrongARM and
551 * OMAPCP will override this space.
553 { .name = "DLOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 0, .opc2 = 0,
554 .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.c9_data),
555 .resetvalue = 0 },
556 { .name = "ILOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 0, .opc2 = 1,
557 .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.c9_insn),
558 .resetvalue = 0 },
559 /* v6 doesn't have the cache ID registers but Linux reads them anyway */
560 { .name = "DUMMY", .cp = 15, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = CP_ANY,
561 .access = PL1_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW,
562 .resetvalue = 0 },
563 /* We don't implement pre-v7 debug but most CPUs had at least a DBGDIDR;
564 * implementing it as RAZ means the "debug architecture version" bits
565 * will read as a reserved value, which should cause Linux to not try
566 * to use the debug hardware.
568 { .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0,
569 .access = PL0_R, .type = ARM_CP_CONST, .resetvalue = 0 },
570 /* MMU TLB control. Note that the wildcarding means we cover not just
571 * the unified TLB ops but also the dside/iside/inner-shareable variants.
573 { .name = "TLBIALL", .cp = 15, .crn = 8, .crm = CP_ANY,
574 .opc1 = CP_ANY, .opc2 = 0, .access = PL1_W, .writefn = tlbiall_write,
575 .type = ARM_CP_NO_RAW },
576 { .name = "TLBIMVA", .cp = 15, .crn = 8, .crm = CP_ANY,
577 .opc1 = CP_ANY, .opc2 = 1, .access = PL1_W, .writefn = tlbimva_write,
578 .type = ARM_CP_NO_RAW },
579 { .name = "TLBIASID", .cp = 15, .crn = 8, .crm = CP_ANY,
580 .opc1 = CP_ANY, .opc2 = 2, .access = PL1_W, .writefn = tlbiasid_write,
581 .type = ARM_CP_NO_RAW },
582 { .name = "TLBIMVAA", .cp = 15, .crn = 8, .crm = CP_ANY,
583 .opc1 = CP_ANY, .opc2 = 3, .access = PL1_W, .writefn = tlbimvaa_write,
584 .type = ARM_CP_NO_RAW },
585 { .name = "PRRR", .cp = 15, .crn = 10, .crm = 2,
586 .opc1 = 0, .opc2 = 0, .access = PL1_RW, .type = ARM_CP_NOP },
587 { .name = "NMRR", .cp = 15, .crn = 10, .crm = 2,
588 .opc1 = 0, .opc2 = 1, .access = PL1_RW, .type = ARM_CP_NOP },
589 REGINFO_SENTINEL
592 static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri,
593 uint64_t value)
595 uint32_t mask = 0;
597 /* In ARMv8 most bits of CPACR_EL1 are RES0. */
598 if (!arm_feature(env, ARM_FEATURE_V8)) {
599 /* ARMv7 defines bits for unimplemented coprocessors as RAZ/WI.
600 * ASEDIS [31] and D32DIS [30] are both UNK/SBZP without VFP.
601 * TRCDIS [28] is RAZ/WI since we do not implement a trace macrocell.
603 if (arm_feature(env, ARM_FEATURE_VFP)) {
604 /* VFP coprocessor: cp10 & cp11 [23:20] */
605 mask |= (1 << 31) | (1 << 30) | (0xf << 20);
607 if (!arm_feature(env, ARM_FEATURE_NEON)) {
608 /* ASEDIS [31] bit is RAO/WI */
609 value |= (1 << 31);
612 /* VFPv3 and upwards with NEON implement 32 double precision
613 * registers (D0-D31).
615 if (!arm_feature(env, ARM_FEATURE_NEON) ||
616 !arm_feature(env, ARM_FEATURE_VFP3)) {
617 /* D32DIS [30] is RAO/WI if D16-31 are not implemented. */
618 value |= (1 << 30);
621 value &= mask;
623 env->cp15.cpacr_el1 = value;
626 static CPAccessResult cpacr_access(CPUARMState *env, const ARMCPRegInfo *ri)
628 if (arm_feature(env, ARM_FEATURE_V8)) {
629 /* Check if CPACR accesses are to be trapped to EL2 */
630 if (arm_current_el(env) == 1 &&
631 (env->cp15.cptr_el[2] & CPTR_TCPAC) && !arm_is_secure(env)) {
632 return CP_ACCESS_TRAP_EL2;
633 /* Check if CPACR accesses are to be trapped to EL3 */
634 } else if (arm_current_el(env) < 3 &&
635 (env->cp15.cptr_el[3] & CPTR_TCPAC)) {
636 return CP_ACCESS_TRAP_EL3;
640 return CP_ACCESS_OK;
643 static CPAccessResult cptr_access(CPUARMState *env, const ARMCPRegInfo *ri)
645 /* Check if CPTR accesses are set to trap to EL3 */
646 if (arm_current_el(env) == 2 && (env->cp15.cptr_el[3] & CPTR_TCPAC)) {
647 return CP_ACCESS_TRAP_EL3;
650 return CP_ACCESS_OK;
653 static const ARMCPRegInfo v6_cp_reginfo[] = {
654 /* prefetch by MVA in v6, NOP in v7 */
655 { .name = "MVA_prefetch",
656 .cp = 15, .crn = 7, .crm = 13, .opc1 = 0, .opc2 = 1,
657 .access = PL1_W, .type = ARM_CP_NOP },
658 { .name = "ISB", .cp = 15, .crn = 7, .crm = 5, .opc1 = 0, .opc2 = 4,
659 .access = PL0_W, .type = ARM_CP_NOP },
660 { .name = "DSB", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 4,
661 .access = PL0_W, .type = ARM_CP_NOP },
662 { .name = "DMB", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 5,
663 .access = PL0_W, .type = ARM_CP_NOP },
664 { .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 2,
665 .access = PL1_RW,
666 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ifar_s),
667 offsetof(CPUARMState, cp15.ifar_ns) },
668 .resetvalue = 0, },
669 /* Watchpoint Fault Address Register : should actually only be present
670 * for 1136, 1176, 11MPCore.
672 { .name = "WFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
673 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, },
674 { .name = "CPACR", .state = ARM_CP_STATE_BOTH, .opc0 = 3,
675 .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 2, .accessfn = cpacr_access,
676 .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.cpacr_el1),
677 .resetvalue = 0, .writefn = cpacr_write },
678 REGINFO_SENTINEL
681 static CPAccessResult pmreg_access(CPUARMState *env, const ARMCPRegInfo *ri)
683 /* Performance monitor registers user accessibility is controlled
684 * by PMUSERENR.
686 if (arm_current_el(env) == 0 && !env->cp15.c9_pmuserenr) {
687 return CP_ACCESS_TRAP;
689 return CP_ACCESS_OK;
692 #ifndef CONFIG_USER_ONLY
694 static inline bool arm_ccnt_enabled(CPUARMState *env)
696 /* This does not support checking PMCCFILTR_EL0 register */
698 if (!(env->cp15.c9_pmcr & PMCRE)) {
699 return false;
702 return true;
705 void pmccntr_sync(CPUARMState *env)
707 uint64_t temp_ticks;
709 temp_ticks = muldiv64(qemu_clock_get_us(QEMU_CLOCK_VIRTUAL),
710 get_ticks_per_sec(), 1000000);
712 if (env->cp15.c9_pmcr & PMCRD) {
713 /* Increment once every 64 processor clock cycles */
714 temp_ticks /= 64;
717 if (arm_ccnt_enabled(env)) {
718 env->cp15.c15_ccnt = temp_ticks - env->cp15.c15_ccnt;
722 static void pmcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
723 uint64_t value)
725 pmccntr_sync(env);
727 if (value & PMCRC) {
728 /* The counter has been reset */
729 env->cp15.c15_ccnt = 0;
732 /* only the DP, X, D and E bits are writable */
733 env->cp15.c9_pmcr &= ~0x39;
734 env->cp15.c9_pmcr |= (value & 0x39);
736 pmccntr_sync(env);
739 static uint64_t pmccntr_read(CPUARMState *env, const ARMCPRegInfo *ri)
741 uint64_t total_ticks;
743 if (!arm_ccnt_enabled(env)) {
744 /* Counter is disabled, do not change value */
745 return env->cp15.c15_ccnt;
748 total_ticks = muldiv64(qemu_clock_get_us(QEMU_CLOCK_VIRTUAL),
749 get_ticks_per_sec(), 1000000);
751 if (env->cp15.c9_pmcr & PMCRD) {
752 /* Increment once every 64 processor clock cycles */
753 total_ticks /= 64;
755 return total_ticks - env->cp15.c15_ccnt;
758 static void pmccntr_write(CPUARMState *env, const ARMCPRegInfo *ri,
759 uint64_t value)
761 uint64_t total_ticks;
763 if (!arm_ccnt_enabled(env)) {
764 /* Counter is disabled, set the absolute value */
765 env->cp15.c15_ccnt = value;
766 return;
769 total_ticks = muldiv64(qemu_clock_get_us(QEMU_CLOCK_VIRTUAL),
770 get_ticks_per_sec(), 1000000);
772 if (env->cp15.c9_pmcr & PMCRD) {
773 /* Increment once every 64 processor clock cycles */
774 total_ticks /= 64;
776 env->cp15.c15_ccnt = total_ticks - value;
779 static void pmccntr_write32(CPUARMState *env, const ARMCPRegInfo *ri,
780 uint64_t value)
782 uint64_t cur_val = pmccntr_read(env, NULL);
784 pmccntr_write(env, ri, deposit64(cur_val, 0, 32, value));
787 #else /* CONFIG_USER_ONLY */
789 void pmccntr_sync(CPUARMState *env)
793 #endif
795 static void pmccfiltr_write(CPUARMState *env, const ARMCPRegInfo *ri,
796 uint64_t value)
798 pmccntr_sync(env);
799 env->cp15.pmccfiltr_el0 = value & 0x7E000000;
800 pmccntr_sync(env);
803 static void pmcntenset_write(CPUARMState *env, const ARMCPRegInfo *ri,
804 uint64_t value)
806 value &= (1 << 31);
807 env->cp15.c9_pmcnten |= value;
810 static void pmcntenclr_write(CPUARMState *env, const ARMCPRegInfo *ri,
811 uint64_t value)
813 value &= (1 << 31);
814 env->cp15.c9_pmcnten &= ~value;
817 static void pmovsr_write(CPUARMState *env, const ARMCPRegInfo *ri,
818 uint64_t value)
820 env->cp15.c9_pmovsr &= ~value;
823 static void pmxevtyper_write(CPUARMState *env, const ARMCPRegInfo *ri,
824 uint64_t value)
826 env->cp15.c9_pmxevtyper = value & 0xff;
829 static void pmuserenr_write(CPUARMState *env, const ARMCPRegInfo *ri,
830 uint64_t value)
832 env->cp15.c9_pmuserenr = value & 1;
835 static void pmintenset_write(CPUARMState *env, const ARMCPRegInfo *ri,
836 uint64_t value)
838 /* We have no event counters so only the C bit can be changed */
839 value &= (1 << 31);
840 env->cp15.c9_pminten |= value;
843 static void pmintenclr_write(CPUARMState *env, const ARMCPRegInfo *ri,
844 uint64_t value)
846 value &= (1 << 31);
847 env->cp15.c9_pminten &= ~value;
850 static void vbar_write(CPUARMState *env, const ARMCPRegInfo *ri,
851 uint64_t value)
853 /* Note that even though the AArch64 view of this register has bits
854 * [10:0] all RES0 we can only mask the bottom 5, to comply with the
855 * architectural requirements for bits which are RES0 only in some
856 * contexts. (ARMv8 would permit us to do no masking at all, but ARMv7
857 * requires the bottom five bits to be RAZ/WI because they're UNK/SBZP.)
859 raw_write(env, ri, value & ~0x1FULL);
862 static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
864 /* We only mask off bits that are RES0 both for AArch64 and AArch32.
865 * For bits that vary between AArch32/64, code needs to check the
866 * current execution mode before directly using the feature bit.
868 uint32_t valid_mask = SCR_AARCH64_MASK | SCR_AARCH32_MASK;
870 if (!arm_feature(env, ARM_FEATURE_EL2)) {
871 valid_mask &= ~SCR_HCE;
873 /* On ARMv7, SMD (or SCD as it is called in v7) is only
874 * supported if EL2 exists. The bit is UNK/SBZP when
875 * EL2 is unavailable. In QEMU ARMv7, we force it to always zero
876 * when EL2 is unavailable.
877 * On ARMv8, this bit is always available.
879 if (arm_feature(env, ARM_FEATURE_V7) &&
880 !arm_feature(env, ARM_FEATURE_V8)) {
881 valid_mask &= ~SCR_SMD;
885 /* Clear all-context RES0 bits. */
886 value &= valid_mask;
887 raw_write(env, ri, value);
890 static uint64_t ccsidr_read(CPUARMState *env, const ARMCPRegInfo *ri)
892 ARMCPU *cpu = arm_env_get_cpu(env);
894 /* Acquire the CSSELR index from the bank corresponding to the CCSIDR
895 * bank
897 uint32_t index = A32_BANKED_REG_GET(env, csselr,
898 ri->secure & ARM_CP_SECSTATE_S);
900 return cpu->ccsidr[index];
903 static void csselr_write(CPUARMState *env, const ARMCPRegInfo *ri,
904 uint64_t value)
906 raw_write(env, ri, value & 0xf);
909 static uint64_t isr_read(CPUARMState *env, const ARMCPRegInfo *ri)
911 CPUState *cs = ENV_GET_CPU(env);
912 uint64_t ret = 0;
914 if (cs->interrupt_request & CPU_INTERRUPT_HARD) {
915 ret |= CPSR_I;
917 if (cs->interrupt_request & CPU_INTERRUPT_FIQ) {
918 ret |= CPSR_F;
920 /* External aborts are not possible in QEMU so A bit is always clear */
921 return ret;
924 static const ARMCPRegInfo v7_cp_reginfo[] = {
925 /* the old v6 WFI, UNPREDICTABLE in v7 but we choose to NOP */
926 { .name = "NOP", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4,
927 .access = PL1_W, .type = ARM_CP_NOP },
928 /* Performance monitors are implementation defined in v7,
929 * but with an ARM recommended set of registers, which we
930 * follow (although we don't actually implement any counters)
932 * Performance registers fall into three categories:
933 * (a) always UNDEF in PL0, RW in PL1 (PMINTENSET, PMINTENCLR)
934 * (b) RO in PL0 (ie UNDEF on write), RW in PL1 (PMUSERENR)
935 * (c) UNDEF in PL0 if PMUSERENR.EN==0, otherwise accessible (all others)
936 * For the cases controlled by PMUSERENR we must set .access to PL0_RW
937 * or PL0_RO as appropriate and then check PMUSERENR in the helper fn.
939 { .name = "PMCNTENSET", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 1,
940 .access = PL0_RW, .type = ARM_CP_ALIAS,
941 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmcnten),
942 .writefn = pmcntenset_write,
943 .accessfn = pmreg_access,
944 .raw_writefn = raw_write },
945 { .name = "PMCNTENSET_EL0", .state = ARM_CP_STATE_AA64,
946 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 1,
947 .access = PL0_RW, .accessfn = pmreg_access,
948 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmcnten), .resetvalue = 0,
949 .writefn = pmcntenset_write, .raw_writefn = raw_write },
950 { .name = "PMCNTENCLR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 2,
951 .access = PL0_RW,
952 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmcnten),
953 .accessfn = pmreg_access,
954 .writefn = pmcntenclr_write,
955 .type = ARM_CP_ALIAS },
956 { .name = "PMCNTENCLR_EL0", .state = ARM_CP_STATE_AA64,
957 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 2,
958 .access = PL0_RW, .accessfn = pmreg_access,
959 .type = ARM_CP_ALIAS,
960 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmcnten),
961 .writefn = pmcntenclr_write },
962 { .name = "PMOVSR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 3,
963 .access = PL0_RW, .fieldoffset = offsetof(CPUARMState, cp15.c9_pmovsr),
964 .accessfn = pmreg_access,
965 .writefn = pmovsr_write,
966 .raw_writefn = raw_write },
967 /* Unimplemented so WI. */
968 { .name = "PMSWINC", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 4,
969 .access = PL0_W, .accessfn = pmreg_access, .type = ARM_CP_NOP },
970 /* Since we don't implement any events, writing to PMSELR is UNPREDICTABLE.
971 * We choose to RAZ/WI.
973 { .name = "PMSELR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 5,
974 .access = PL0_RW, .type = ARM_CP_CONST, .resetvalue = 0,
975 .accessfn = pmreg_access },
976 #ifndef CONFIG_USER_ONLY
977 { .name = "PMCCNTR", .cp = 15, .crn = 9, .crm = 13, .opc1 = 0, .opc2 = 0,
978 .access = PL0_RW, .resetvalue = 0, .type = ARM_CP_IO,
979 .readfn = pmccntr_read, .writefn = pmccntr_write32,
980 .accessfn = pmreg_access },
981 { .name = "PMCCNTR_EL0", .state = ARM_CP_STATE_AA64,
982 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 13, .opc2 = 0,
983 .access = PL0_RW, .accessfn = pmreg_access,
984 .type = ARM_CP_IO,
985 .readfn = pmccntr_read, .writefn = pmccntr_write, },
986 #endif
987 { .name = "PMCCFILTR_EL0", .state = ARM_CP_STATE_AA64,
988 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 15, .opc2 = 7,
989 .writefn = pmccfiltr_write,
990 .access = PL0_RW, .accessfn = pmreg_access,
991 .type = ARM_CP_IO,
992 .fieldoffset = offsetof(CPUARMState, cp15.pmccfiltr_el0),
993 .resetvalue = 0, },
994 { .name = "PMXEVTYPER", .cp = 15, .crn = 9, .crm = 13, .opc1 = 0, .opc2 = 1,
995 .access = PL0_RW,
996 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmxevtyper),
997 .accessfn = pmreg_access, .writefn = pmxevtyper_write,
998 .raw_writefn = raw_write },
999 /* Unimplemented, RAZ/WI. */
1000 { .name = "PMXEVCNTR", .cp = 15, .crn = 9, .crm = 13, .opc1 = 0, .opc2 = 2,
1001 .access = PL0_RW, .type = ARM_CP_CONST, .resetvalue = 0,
1002 .accessfn = pmreg_access },
1003 { .name = "PMUSERENR", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 0,
1004 .access = PL0_R | PL1_RW,
1005 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmuserenr),
1006 .resetvalue = 0,
1007 .writefn = pmuserenr_write, .raw_writefn = raw_write },
1008 { .name = "PMINTENSET", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 1,
1009 .access = PL1_RW,
1010 .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten),
1011 .resetvalue = 0,
1012 .writefn = pmintenset_write, .raw_writefn = raw_write },
1013 { .name = "PMINTENCLR", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 2,
1014 .access = PL1_RW, .type = ARM_CP_ALIAS,
1015 .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten),
1016 .writefn = pmintenclr_write, },
1017 { .name = "VBAR", .state = ARM_CP_STATE_BOTH,
1018 .opc0 = 3, .crn = 12, .crm = 0, .opc1 = 0, .opc2 = 0,
1019 .access = PL1_RW, .writefn = vbar_write,
1020 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.vbar_s),
1021 offsetof(CPUARMState, cp15.vbar_ns) },
1022 .resetvalue = 0 },
1023 { .name = "CCSIDR", .state = ARM_CP_STATE_BOTH,
1024 .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = 0,
1025 .access = PL1_R, .readfn = ccsidr_read, .type = ARM_CP_NO_RAW },
1026 { .name = "CSSELR", .state = ARM_CP_STATE_BOTH,
1027 .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 2, .opc2 = 0,
1028 .access = PL1_RW, .writefn = csselr_write, .resetvalue = 0,
1029 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.csselr_s),
1030 offsetof(CPUARMState, cp15.csselr_ns) } },
1031 /* Auxiliary ID register: this actually has an IMPDEF value but for now
1032 * just RAZ for all cores:
1034 { .name = "AIDR", .state = ARM_CP_STATE_BOTH,
1035 .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 7,
1036 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
1037 /* Auxiliary fault status registers: these also are IMPDEF, and we
1038 * choose to RAZ/WI for all cores.
1040 { .name = "AFSR0_EL1", .state = ARM_CP_STATE_BOTH,
1041 .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 0,
1042 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1043 { .name = "AFSR1_EL1", .state = ARM_CP_STATE_BOTH,
1044 .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 1,
1045 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
1046 /* MAIR can just read-as-written because we don't implement caches
1047 * and so don't need to care about memory attributes.
1049 { .name = "MAIR_EL1", .state = ARM_CP_STATE_AA64,
1050 .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 2, .opc2 = 0,
1051 .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.mair_el[1]),
1052 .resetvalue = 0 },
1053 { .name = "MAIR_EL3", .state = ARM_CP_STATE_AA64,
1054 .opc0 = 3, .opc1 = 6, .crn = 10, .crm = 2, .opc2 = 0,
1055 .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.mair_el[3]),
1056 .resetvalue = 0 },
1057 /* For non-long-descriptor page tables these are PRRR and NMRR;
1058 * regardless they still act as reads-as-written for QEMU.
1060 /* MAIR0/1 are defined separately from their 64-bit counterpart which
1061 * allows them to assign the correct fieldoffset based on the endianness
1062 * handled in the field definitions.
1064 { .name = "MAIR0", .state = ARM_CP_STATE_AA32,
1065 .cp = 15, .opc1 = 0, .crn = 10, .crm = 2, .opc2 = 0, .access = PL1_RW,
1066 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.mair0_s),
1067 offsetof(CPUARMState, cp15.mair0_ns) },
1068 .resetfn = arm_cp_reset_ignore },
1069 { .name = "MAIR1", .state = ARM_CP_STATE_AA32,
1070 .cp = 15, .opc1 = 0, .crn = 10, .crm = 2, .opc2 = 1, .access = PL1_RW,
1071 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.mair1_s),
1072 offsetof(CPUARMState, cp15.mair1_ns) },
1073 .resetfn = arm_cp_reset_ignore },
1074 { .name = "ISR_EL1", .state = ARM_CP_STATE_BOTH,
1075 .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 1, .opc2 = 0,
1076 .type = ARM_CP_NO_RAW, .access = PL1_R, .readfn = isr_read },
1077 /* 32 bit ITLB invalidates */
1078 { .name = "ITLBIALL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 0,
1079 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiall_write },
1080 { .name = "ITLBIMVA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 1,
1081 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_write },
1082 { .name = "ITLBIASID", .cp = 15, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 2,
1083 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiasid_write },
1084 /* 32 bit DTLB invalidates */
1085 { .name = "DTLBIALL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 0,
1086 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiall_write },
1087 { .name = "DTLBIMVA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 1,
1088 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_write },
1089 { .name = "DTLBIASID", .cp = 15, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 2,
1090 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiasid_write },
1091 /* 32 bit TLB invalidates */
1092 { .name = "TLBIALL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 0,
1093 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiall_write },
1094 { .name = "TLBIMVA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 1,
1095 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_write },
1096 { .name = "TLBIASID", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 2,
1097 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiasid_write },
1098 { .name = "TLBIMVAA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 3,
1099 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimvaa_write },
1100 REGINFO_SENTINEL
1103 static const ARMCPRegInfo v7mp_cp_reginfo[] = {
1104 /* 32 bit TLB invalidates, Inner Shareable */
1105 { .name = "TLBIALLIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0,
1106 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbiall_is_write },
1107 { .name = "TLBIMVAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 1,
1108 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_is_write },
1109 { .name = "TLBIASIDIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 2,
1110 .type = ARM_CP_NO_RAW, .access = PL1_W,
1111 .writefn = tlbiasid_is_write },
1112 { .name = "TLBIMVAAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3,
1113 .type = ARM_CP_NO_RAW, .access = PL1_W,
1114 .writefn = tlbimvaa_is_write },
1115 REGINFO_SENTINEL
1118 static void teecr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1119 uint64_t value)
1121 value &= 1;
1122 env->teecr = value;
1125 static CPAccessResult teehbr_access(CPUARMState *env, const ARMCPRegInfo *ri)
1127 if (arm_current_el(env) == 0 && (env->teecr & 1)) {
1128 return CP_ACCESS_TRAP;
1130 return CP_ACCESS_OK;
1133 static const ARMCPRegInfo t2ee_cp_reginfo[] = {
1134 { .name = "TEECR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 6, .opc2 = 0,
1135 .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, teecr),
1136 .resetvalue = 0,
1137 .writefn = teecr_write },
1138 { .name = "TEEHBR", .cp = 14, .crn = 1, .crm = 0, .opc1 = 6, .opc2 = 0,
1139 .access = PL0_RW, .fieldoffset = offsetof(CPUARMState, teehbr),
1140 .accessfn = teehbr_access, .resetvalue = 0 },
1141 REGINFO_SENTINEL
1144 static const ARMCPRegInfo v6k_cp_reginfo[] = {
1145 { .name = "TPIDR_EL0", .state = ARM_CP_STATE_AA64,
1146 .opc0 = 3, .opc1 = 3, .opc2 = 2, .crn = 13, .crm = 0,
1147 .access = PL0_RW,
1148 .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el[0]), .resetvalue = 0 },
1149 { .name = "TPIDRURW", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 2,
1150 .access = PL0_RW,
1151 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidrurw_s),
1152 offsetoflow32(CPUARMState, cp15.tpidrurw_ns) },
1153 .resetfn = arm_cp_reset_ignore },
1154 { .name = "TPIDRRO_EL0", .state = ARM_CP_STATE_AA64,
1155 .opc0 = 3, .opc1 = 3, .opc2 = 3, .crn = 13, .crm = 0,
1156 .access = PL0_R|PL1_W,
1157 .fieldoffset = offsetof(CPUARMState, cp15.tpidrro_el[0]),
1158 .resetvalue = 0},
1159 { .name = "TPIDRURO", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 3,
1160 .access = PL0_R|PL1_W,
1161 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidruro_s),
1162 offsetoflow32(CPUARMState, cp15.tpidruro_ns) },
1163 .resetfn = arm_cp_reset_ignore },
1164 { .name = "TPIDR_EL1", .state = ARM_CP_STATE_AA64,
1165 .opc0 = 3, .opc1 = 0, .opc2 = 4, .crn = 13, .crm = 0,
1166 .access = PL1_RW,
1167 .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el[1]), .resetvalue = 0 },
1168 { .name = "TPIDRPRW", .opc1 = 0, .cp = 15, .crn = 13, .crm = 0, .opc2 = 4,
1169 .access = PL1_RW,
1170 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidrprw_s),
1171 offsetoflow32(CPUARMState, cp15.tpidrprw_ns) },
1172 .resetvalue = 0 },
1173 REGINFO_SENTINEL
1176 #ifndef CONFIG_USER_ONLY
1178 static CPAccessResult gt_cntfrq_access(CPUARMState *env, const ARMCPRegInfo *ri)
1180 /* CNTFRQ: not visible from PL0 if both PL0PCTEN and PL0VCTEN are zero */
1181 if (arm_current_el(env) == 0 && !extract32(env->cp15.c14_cntkctl, 0, 2)) {
1182 return CP_ACCESS_TRAP;
1184 return CP_ACCESS_OK;
1187 static CPAccessResult gt_counter_access(CPUARMState *env, int timeridx)
1189 unsigned int cur_el = arm_current_el(env);
1190 bool secure = arm_is_secure(env);
1192 /* CNT[PV]CT: not visible from PL0 if ELO[PV]CTEN is zero */
1193 if (cur_el == 0 &&
1194 !extract32(env->cp15.c14_cntkctl, timeridx, 1)) {
1195 return CP_ACCESS_TRAP;
1198 if (arm_feature(env, ARM_FEATURE_EL2) &&
1199 timeridx == GTIMER_PHYS && !secure && cur_el < 2 &&
1200 !extract32(env->cp15.cnthctl_el2, 0, 1)) {
1201 return CP_ACCESS_TRAP_EL2;
1203 return CP_ACCESS_OK;
1206 static CPAccessResult gt_timer_access(CPUARMState *env, int timeridx)
1208 unsigned int cur_el = arm_current_el(env);
1209 bool secure = arm_is_secure(env);
1211 /* CNT[PV]_CVAL, CNT[PV]_CTL, CNT[PV]_TVAL: not visible from PL0 if
1212 * EL0[PV]TEN is zero.
1214 if (cur_el == 0 &&
1215 !extract32(env->cp15.c14_cntkctl, 9 - timeridx, 1)) {
1216 return CP_ACCESS_TRAP;
1219 if (arm_feature(env, ARM_FEATURE_EL2) &&
1220 timeridx == GTIMER_PHYS && !secure && cur_el < 2 &&
1221 !extract32(env->cp15.cnthctl_el2, 1, 1)) {
1222 return CP_ACCESS_TRAP_EL2;
1224 return CP_ACCESS_OK;
1227 static CPAccessResult gt_pct_access(CPUARMState *env,
1228 const ARMCPRegInfo *ri)
1230 return gt_counter_access(env, GTIMER_PHYS);
1233 static CPAccessResult gt_vct_access(CPUARMState *env,
1234 const ARMCPRegInfo *ri)
1236 return gt_counter_access(env, GTIMER_VIRT);
1239 static CPAccessResult gt_ptimer_access(CPUARMState *env, const ARMCPRegInfo *ri)
1241 return gt_timer_access(env, GTIMER_PHYS);
1244 static CPAccessResult gt_vtimer_access(CPUARMState *env, const ARMCPRegInfo *ri)
1246 return gt_timer_access(env, GTIMER_VIRT);
1249 static CPAccessResult gt_stimer_access(CPUARMState *env,
1250 const ARMCPRegInfo *ri)
1252 /* The AArch64 register view of the secure physical timer is
1253 * always accessible from EL3, and configurably accessible from
1254 * Secure EL1.
1256 switch (arm_current_el(env)) {
1257 case 1:
1258 if (!arm_is_secure(env)) {
1259 return CP_ACCESS_TRAP;
1261 if (!(env->cp15.scr_el3 & SCR_ST)) {
1262 return CP_ACCESS_TRAP_EL3;
1264 return CP_ACCESS_OK;
1265 case 0:
1266 case 2:
1267 return CP_ACCESS_TRAP;
1268 case 3:
1269 return CP_ACCESS_OK;
1270 default:
1271 g_assert_not_reached();
1275 static uint64_t gt_get_countervalue(CPUARMState *env)
1277 return qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / GTIMER_SCALE;
1280 static void gt_recalc_timer(ARMCPU *cpu, int timeridx)
1282 ARMGenericTimer *gt = &cpu->env.cp15.c14_timer[timeridx];
1284 if (gt->ctl & 1) {
1285 /* Timer enabled: calculate and set current ISTATUS, irq, and
1286 * reset timer to when ISTATUS next has to change
1288 uint64_t offset = timeridx == GTIMER_VIRT ?
1289 cpu->env.cp15.cntvoff_el2 : 0;
1290 uint64_t count = gt_get_countervalue(&cpu->env);
1291 /* Note that this must be unsigned 64 bit arithmetic: */
1292 int istatus = count - offset >= gt->cval;
1293 uint64_t nexttick;
1295 gt->ctl = deposit32(gt->ctl, 2, 1, istatus);
1296 qemu_set_irq(cpu->gt_timer_outputs[timeridx],
1297 (istatus && !(gt->ctl & 2)));
1298 if (istatus) {
1299 /* Next transition is when count rolls back over to zero */
1300 nexttick = UINT64_MAX;
1301 } else {
1302 /* Next transition is when we hit cval */
1303 nexttick = gt->cval + offset;
1305 /* Note that the desired next expiry time might be beyond the
1306 * signed-64-bit range of a QEMUTimer -- in this case we just
1307 * set the timer for as far in the future as possible. When the
1308 * timer expires we will reset the timer for any remaining period.
1310 if (nexttick > INT64_MAX / GTIMER_SCALE) {
1311 nexttick = INT64_MAX / GTIMER_SCALE;
1313 timer_mod(cpu->gt_timer[timeridx], nexttick);
1314 } else {
1315 /* Timer disabled: ISTATUS and timer output always clear */
1316 gt->ctl &= ~4;
1317 qemu_set_irq(cpu->gt_timer_outputs[timeridx], 0);
1318 timer_del(cpu->gt_timer[timeridx]);
1322 static void gt_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri,
1323 int timeridx)
1325 ARMCPU *cpu = arm_env_get_cpu(env);
1327 timer_del(cpu->gt_timer[timeridx]);
1330 static uint64_t gt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri)
1332 return gt_get_countervalue(env);
1335 static uint64_t gt_virt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri)
1337 return gt_get_countervalue(env) - env->cp15.cntvoff_el2;
1340 static void gt_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
1341 int timeridx,
1342 uint64_t value)
1344 env->cp15.c14_timer[timeridx].cval = value;
1345 gt_recalc_timer(arm_env_get_cpu(env), timeridx);
1348 static uint64_t gt_tval_read(CPUARMState *env, const ARMCPRegInfo *ri,
1349 int timeridx)
1351 uint64_t offset = timeridx == GTIMER_VIRT ? env->cp15.cntvoff_el2 : 0;
1353 return (uint32_t)(env->cp15.c14_timer[timeridx].cval -
1354 (gt_get_countervalue(env) - offset));
1357 static void gt_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
1358 int timeridx,
1359 uint64_t value)
1361 uint64_t offset = timeridx == GTIMER_VIRT ? env->cp15.cntvoff_el2 : 0;
1363 env->cp15.c14_timer[timeridx].cval = gt_get_countervalue(env) - offset +
1364 sextract64(value, 0, 32);
1365 gt_recalc_timer(arm_env_get_cpu(env), timeridx);
1368 static void gt_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
1369 int timeridx,
1370 uint64_t value)
1372 ARMCPU *cpu = arm_env_get_cpu(env);
1373 uint32_t oldval = env->cp15.c14_timer[timeridx].ctl;
1375 env->cp15.c14_timer[timeridx].ctl = deposit64(oldval, 0, 2, value);
1376 if ((oldval ^ value) & 1) {
1377 /* Enable toggled */
1378 gt_recalc_timer(cpu, timeridx);
1379 } else if ((oldval ^ value) & 2) {
1380 /* IMASK toggled: don't need to recalculate,
1381 * just set the interrupt line based on ISTATUS
1383 qemu_set_irq(cpu->gt_timer_outputs[timeridx],
1384 (oldval & 4) && !(value & 2));
1388 static void gt_phys_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri)
1390 gt_timer_reset(env, ri, GTIMER_PHYS);
1393 static void gt_phys_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
1394 uint64_t value)
1396 gt_cval_write(env, ri, GTIMER_PHYS, value);
1399 static uint64_t gt_phys_tval_read(CPUARMState *env, const ARMCPRegInfo *ri)
1401 return gt_tval_read(env, ri, GTIMER_PHYS);
1404 static void gt_phys_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
1405 uint64_t value)
1407 gt_tval_write(env, ri, GTIMER_PHYS, value);
1410 static void gt_phys_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
1411 uint64_t value)
1413 gt_ctl_write(env, ri, GTIMER_PHYS, value);
1416 static void gt_virt_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri)
1418 gt_timer_reset(env, ri, GTIMER_VIRT);
1421 static void gt_virt_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
1422 uint64_t value)
1424 gt_cval_write(env, ri, GTIMER_VIRT, value);
1427 static uint64_t gt_virt_tval_read(CPUARMState *env, const ARMCPRegInfo *ri)
1429 return gt_tval_read(env, ri, GTIMER_VIRT);
1432 static void gt_virt_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
1433 uint64_t value)
1435 gt_tval_write(env, ri, GTIMER_VIRT, value);
1438 static void gt_virt_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
1439 uint64_t value)
1441 gt_ctl_write(env, ri, GTIMER_VIRT, value);
1444 static void gt_cntvoff_write(CPUARMState *env, const ARMCPRegInfo *ri,
1445 uint64_t value)
1447 ARMCPU *cpu = arm_env_get_cpu(env);
1449 raw_write(env, ri, value);
1450 gt_recalc_timer(cpu, GTIMER_VIRT);
1453 static void gt_hyp_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri)
1455 gt_timer_reset(env, ri, GTIMER_HYP);
1458 static void gt_hyp_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
1459 uint64_t value)
1461 gt_cval_write(env, ri, GTIMER_HYP, value);
1464 static uint64_t gt_hyp_tval_read(CPUARMState *env, const ARMCPRegInfo *ri)
1466 return gt_tval_read(env, ri, GTIMER_HYP);
1469 static void gt_hyp_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
1470 uint64_t value)
1472 gt_tval_write(env, ri, GTIMER_HYP, value);
1475 static void gt_hyp_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
1476 uint64_t value)
1478 gt_ctl_write(env, ri, GTIMER_HYP, value);
1481 static void gt_sec_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri)
1483 gt_timer_reset(env, ri, GTIMER_SEC);
1486 static void gt_sec_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
1487 uint64_t value)
1489 gt_cval_write(env, ri, GTIMER_SEC, value);
1492 static uint64_t gt_sec_tval_read(CPUARMState *env, const ARMCPRegInfo *ri)
1494 return gt_tval_read(env, ri, GTIMER_SEC);
1497 static void gt_sec_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
1498 uint64_t value)
1500 gt_tval_write(env, ri, GTIMER_SEC, value);
1503 static void gt_sec_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
1504 uint64_t value)
1506 gt_ctl_write(env, ri, GTIMER_SEC, value);
1509 void arm_gt_ptimer_cb(void *opaque)
1511 ARMCPU *cpu = opaque;
1513 gt_recalc_timer(cpu, GTIMER_PHYS);
1516 void arm_gt_vtimer_cb(void *opaque)
1518 ARMCPU *cpu = opaque;
1520 gt_recalc_timer(cpu, GTIMER_VIRT);
1523 void arm_gt_htimer_cb(void *opaque)
1525 ARMCPU *cpu = opaque;
1527 gt_recalc_timer(cpu, GTIMER_HYP);
1530 void arm_gt_stimer_cb(void *opaque)
1532 ARMCPU *cpu = opaque;
1534 gt_recalc_timer(cpu, GTIMER_SEC);
1537 static const ARMCPRegInfo generic_timer_cp_reginfo[] = {
1538 /* Note that CNTFRQ is purely reads-as-written for the benefit
1539 * of software; writing it doesn't actually change the timer frequency.
1540 * Our reset value matches the fixed frequency we implement the timer at.
1542 { .name = "CNTFRQ", .cp = 15, .crn = 14, .crm = 0, .opc1 = 0, .opc2 = 0,
1543 .type = ARM_CP_ALIAS,
1544 .access = PL1_RW | PL0_R, .accessfn = gt_cntfrq_access,
1545 .fieldoffset = offsetoflow32(CPUARMState, cp15.c14_cntfrq),
1547 { .name = "CNTFRQ_EL0", .state = ARM_CP_STATE_AA64,
1548 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 0,
1549 .access = PL1_RW | PL0_R, .accessfn = gt_cntfrq_access,
1550 .fieldoffset = offsetof(CPUARMState, cp15.c14_cntfrq),
1551 .resetvalue = (1000 * 1000 * 1000) / GTIMER_SCALE,
1553 /* overall control: mostly access permissions */
1554 { .name = "CNTKCTL", .state = ARM_CP_STATE_BOTH,
1555 .opc0 = 3, .opc1 = 0, .crn = 14, .crm = 1, .opc2 = 0,
1556 .access = PL1_RW,
1557 .fieldoffset = offsetof(CPUARMState, cp15.c14_cntkctl),
1558 .resetvalue = 0,
1560 /* per-timer control */
1561 { .name = "CNTP_CTL", .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 1,
1562 .secure = ARM_CP_SECSTATE_NS,
1563 .type = ARM_CP_IO | ARM_CP_ALIAS, .access = PL1_RW | PL0_R,
1564 .accessfn = gt_ptimer_access,
1565 .fieldoffset = offsetoflow32(CPUARMState,
1566 cp15.c14_timer[GTIMER_PHYS].ctl),
1567 .writefn = gt_phys_ctl_write, .raw_writefn = raw_write,
1569 { .name = "CNTP_CTL(S)",
1570 .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 1,
1571 .secure = ARM_CP_SECSTATE_S,
1572 .type = ARM_CP_IO | ARM_CP_ALIAS, .access = PL1_RW | PL0_R,
1573 .accessfn = gt_ptimer_access,
1574 .fieldoffset = offsetoflow32(CPUARMState,
1575 cp15.c14_timer[GTIMER_SEC].ctl),
1576 .writefn = gt_sec_ctl_write, .raw_writefn = raw_write,
1578 { .name = "CNTP_CTL_EL0", .state = ARM_CP_STATE_AA64,
1579 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 2, .opc2 = 1,
1580 .type = ARM_CP_IO, .access = PL1_RW | PL0_R,
1581 .accessfn = gt_ptimer_access,
1582 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].ctl),
1583 .resetvalue = 0,
1584 .writefn = gt_phys_ctl_write, .raw_writefn = raw_write,
1586 { .name = "CNTV_CTL", .cp = 15, .crn = 14, .crm = 3, .opc1 = 0, .opc2 = 1,
1587 .type = ARM_CP_IO | ARM_CP_ALIAS, .access = PL1_RW | PL0_R,
1588 .accessfn = gt_vtimer_access,
1589 .fieldoffset = offsetoflow32(CPUARMState,
1590 cp15.c14_timer[GTIMER_VIRT].ctl),
1591 .writefn = gt_virt_ctl_write, .raw_writefn = raw_write,
1593 { .name = "CNTV_CTL_EL0", .state = ARM_CP_STATE_AA64,
1594 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 3, .opc2 = 1,
1595 .type = ARM_CP_IO, .access = PL1_RW | PL0_R,
1596 .accessfn = gt_vtimer_access,
1597 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].ctl),
1598 .resetvalue = 0,
1599 .writefn = gt_virt_ctl_write, .raw_writefn = raw_write,
1601 /* TimerValue views: a 32 bit downcounting view of the underlying state */
1602 { .name = "CNTP_TVAL", .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 0,
1603 .secure = ARM_CP_SECSTATE_NS,
1604 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW | PL0_R,
1605 .accessfn = gt_ptimer_access,
1606 .readfn = gt_phys_tval_read, .writefn = gt_phys_tval_write,
1608 { .name = "CNTP_TVAL(S)",
1609 .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 0,
1610 .secure = ARM_CP_SECSTATE_S,
1611 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW | PL0_R,
1612 .accessfn = gt_ptimer_access,
1613 .readfn = gt_sec_tval_read, .writefn = gt_sec_tval_write,
1615 { .name = "CNTP_TVAL_EL0", .state = ARM_CP_STATE_AA64,
1616 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 2, .opc2 = 0,
1617 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW | PL0_R,
1618 .accessfn = gt_ptimer_access, .resetfn = gt_phys_timer_reset,
1619 .readfn = gt_phys_tval_read, .writefn = gt_phys_tval_write,
1621 { .name = "CNTV_TVAL", .cp = 15, .crn = 14, .crm = 3, .opc1 = 0, .opc2 = 0,
1622 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW | PL0_R,
1623 .accessfn = gt_vtimer_access,
1624 .readfn = gt_virt_tval_read, .writefn = gt_virt_tval_write,
1626 { .name = "CNTV_TVAL_EL0", .state = ARM_CP_STATE_AA64,
1627 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 3, .opc2 = 0,
1628 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW | PL0_R,
1629 .accessfn = gt_vtimer_access, .resetfn = gt_virt_timer_reset,
1630 .readfn = gt_virt_tval_read, .writefn = gt_virt_tval_write,
1632 /* The counter itself */
1633 { .name = "CNTPCT", .cp = 15, .crm = 14, .opc1 = 0,
1634 .access = PL0_R, .type = ARM_CP_64BIT | ARM_CP_NO_RAW | ARM_CP_IO,
1635 .accessfn = gt_pct_access,
1636 .readfn = gt_cnt_read, .resetfn = arm_cp_reset_ignore,
1638 { .name = "CNTPCT_EL0", .state = ARM_CP_STATE_AA64,
1639 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 1,
1640 .access = PL0_R, .type = ARM_CP_NO_RAW | ARM_CP_IO,
1641 .accessfn = gt_pct_access, .readfn = gt_cnt_read,
1643 { .name = "CNTVCT", .cp = 15, .crm = 14, .opc1 = 1,
1644 .access = PL0_R, .type = ARM_CP_64BIT | ARM_CP_NO_RAW | ARM_CP_IO,
1645 .accessfn = gt_vct_access,
1646 .readfn = gt_virt_cnt_read, .resetfn = arm_cp_reset_ignore,
1648 { .name = "CNTVCT_EL0", .state = ARM_CP_STATE_AA64,
1649 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 2,
1650 .access = PL0_R, .type = ARM_CP_NO_RAW | ARM_CP_IO,
1651 .accessfn = gt_vct_access, .readfn = gt_virt_cnt_read,
1653 /* Comparison value, indicating when the timer goes off */
1654 { .name = "CNTP_CVAL", .cp = 15, .crm = 14, .opc1 = 2,
1655 .secure = ARM_CP_SECSTATE_NS,
1656 .access = PL1_RW | PL0_R,
1657 .type = ARM_CP_64BIT | ARM_CP_IO | ARM_CP_ALIAS,
1658 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].cval),
1659 .accessfn = gt_ptimer_access,
1660 .writefn = gt_phys_cval_write, .raw_writefn = raw_write,
1662 { .name = "CNTP_CVAL(S)", .cp = 15, .crm = 14, .opc1 = 2,
1663 .secure = ARM_CP_SECSTATE_S,
1664 .access = PL1_RW | PL0_R,
1665 .type = ARM_CP_64BIT | ARM_CP_IO | ARM_CP_ALIAS,
1666 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_SEC].cval),
1667 .accessfn = gt_ptimer_access,
1668 .writefn = gt_sec_cval_write, .raw_writefn = raw_write,
1670 { .name = "CNTP_CVAL_EL0", .state = ARM_CP_STATE_AA64,
1671 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 2, .opc2 = 2,
1672 .access = PL1_RW | PL0_R,
1673 .type = ARM_CP_IO,
1674 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].cval),
1675 .resetvalue = 0, .accessfn = gt_ptimer_access,
1676 .writefn = gt_phys_cval_write, .raw_writefn = raw_write,
1678 { .name = "CNTV_CVAL", .cp = 15, .crm = 14, .opc1 = 3,
1679 .access = PL1_RW | PL0_R,
1680 .type = ARM_CP_64BIT | ARM_CP_IO | ARM_CP_ALIAS,
1681 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].cval),
1682 .accessfn = gt_vtimer_access,
1683 .writefn = gt_virt_cval_write, .raw_writefn = raw_write,
1685 { .name = "CNTV_CVAL_EL0", .state = ARM_CP_STATE_AA64,
1686 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 3, .opc2 = 2,
1687 .access = PL1_RW | PL0_R,
1688 .type = ARM_CP_IO,
1689 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].cval),
1690 .resetvalue = 0, .accessfn = gt_vtimer_access,
1691 .writefn = gt_virt_cval_write, .raw_writefn = raw_write,
1693 /* Secure timer -- this is actually restricted to only EL3
1694 * and configurably Secure-EL1 via the accessfn.
1696 { .name = "CNTPS_TVAL_EL1", .state = ARM_CP_STATE_AA64,
1697 .opc0 = 3, .opc1 = 7, .crn = 14, .crm = 2, .opc2 = 0,
1698 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW,
1699 .accessfn = gt_stimer_access,
1700 .readfn = gt_sec_tval_read,
1701 .writefn = gt_sec_tval_write,
1702 .resetfn = gt_sec_timer_reset,
1704 { .name = "CNTPS_CTL_EL1", .state = ARM_CP_STATE_AA64,
1705 .opc0 = 3, .opc1 = 7, .crn = 14, .crm = 2, .opc2 = 1,
1706 .type = ARM_CP_IO, .access = PL1_RW,
1707 .accessfn = gt_stimer_access,
1708 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_SEC].ctl),
1709 .resetvalue = 0,
1710 .writefn = gt_sec_ctl_write, .raw_writefn = raw_write,
1712 { .name = "CNTPS_CVAL_EL1", .state = ARM_CP_STATE_AA64,
1713 .opc0 = 3, .opc1 = 7, .crn = 14, .crm = 2, .opc2 = 2,
1714 .type = ARM_CP_IO, .access = PL1_RW,
1715 .accessfn = gt_stimer_access,
1716 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_SEC].cval),
1717 .writefn = gt_sec_cval_write, .raw_writefn = raw_write,
1719 REGINFO_SENTINEL
1722 #else
1723 /* In user-mode none of the generic timer registers are accessible,
1724 * and their implementation depends on QEMU_CLOCK_VIRTUAL and qdev gpio outputs,
1725 * so instead just don't register any of them.
1727 static const ARMCPRegInfo generic_timer_cp_reginfo[] = {
1728 REGINFO_SENTINEL
1731 #endif
1733 static void par_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
1735 if (arm_feature(env, ARM_FEATURE_LPAE)) {
1736 raw_write(env, ri, value);
1737 } else if (arm_feature(env, ARM_FEATURE_V7)) {
1738 raw_write(env, ri, value & 0xfffff6ff);
1739 } else {
1740 raw_write(env, ri, value & 0xfffff1ff);
1744 #ifndef CONFIG_USER_ONLY
1745 /* get_phys_addr() isn't present for user-mode-only targets */
1747 static CPAccessResult ats_access(CPUARMState *env, const ARMCPRegInfo *ri)
1749 if (ri->opc2 & 4) {
1750 /* The ATS12NSO* operations must trap to EL3 if executed in
1751 * Secure EL1 (which can only happen if EL3 is AArch64).
1752 * They are simply UNDEF if executed from NS EL1.
1753 * They function normally from EL2 or EL3.
1755 if (arm_current_el(env) == 1) {
1756 if (arm_is_secure_below_el3(env)) {
1757 return CP_ACCESS_TRAP_UNCATEGORIZED_EL3;
1759 return CP_ACCESS_TRAP_UNCATEGORIZED;
1762 return CP_ACCESS_OK;
1765 static uint64_t do_ats_write(CPUARMState *env, uint64_t value,
1766 int access_type, ARMMMUIdx mmu_idx)
1768 hwaddr phys_addr;
1769 target_ulong page_size;
1770 int prot;
1771 uint32_t fsr;
1772 bool ret;
1773 uint64_t par64;
1774 MemTxAttrs attrs = {};
1776 ret = get_phys_addr(env, value, access_type, mmu_idx,
1777 &phys_addr, &attrs, &prot, &page_size, &fsr);
1778 if (extended_addresses_enabled(env)) {
1779 /* fsr is a DFSR/IFSR value for the long descriptor
1780 * translation table format, but with WnR always clear.
1781 * Convert it to a 64-bit PAR.
1783 par64 = (1 << 11); /* LPAE bit always set */
1784 if (!ret) {
1785 par64 |= phys_addr & ~0xfffULL;
1786 if (!attrs.secure) {
1787 par64 |= (1 << 9); /* NS */
1789 /* We don't set the ATTR or SH fields in the PAR. */
1790 } else {
1791 par64 |= 1; /* F */
1792 par64 |= (fsr & 0x3f) << 1; /* FS */
1793 /* Note that S2WLK and FSTAGE are always zero, because we don't
1794 * implement virtualization and therefore there can't be a stage 2
1795 * fault.
1798 } else {
1799 /* fsr is a DFSR/IFSR value for the short descriptor
1800 * translation table format (with WnR always clear).
1801 * Convert it to a 32-bit PAR.
1803 if (!ret) {
1804 /* We do not set any attribute bits in the PAR */
1805 if (page_size == (1 << 24)
1806 && arm_feature(env, ARM_FEATURE_V7)) {
1807 par64 = (phys_addr & 0xff000000) | (1 << 1);
1808 } else {
1809 par64 = phys_addr & 0xfffff000;
1811 if (!attrs.secure) {
1812 par64 |= (1 << 9); /* NS */
1814 } else {
1815 par64 = ((fsr & (1 << 10)) >> 5) | ((fsr & (1 << 12)) >> 6) |
1816 ((fsr & 0xf) << 1) | 1;
1819 return par64;
1822 static void ats_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
1824 int access_type = ri->opc2 & 1;
1825 uint64_t par64;
1826 ARMMMUIdx mmu_idx;
1827 int el = arm_current_el(env);
1828 bool secure = arm_is_secure_below_el3(env);
1830 switch (ri->opc2 & 6) {
1831 case 0:
1832 /* stage 1 current state PL1: ATS1CPR, ATS1CPW */
1833 switch (el) {
1834 case 3:
1835 mmu_idx = ARMMMUIdx_S1E3;
1836 break;
1837 case 2:
1838 mmu_idx = ARMMMUIdx_S1NSE1;
1839 break;
1840 case 1:
1841 mmu_idx = secure ? ARMMMUIdx_S1SE1 : ARMMMUIdx_S1NSE1;
1842 break;
1843 default:
1844 g_assert_not_reached();
1846 break;
1847 case 2:
1848 /* stage 1 current state PL0: ATS1CUR, ATS1CUW */
1849 switch (el) {
1850 case 3:
1851 mmu_idx = ARMMMUIdx_S1SE0;
1852 break;
1853 case 2:
1854 mmu_idx = ARMMMUIdx_S1NSE0;
1855 break;
1856 case 1:
1857 mmu_idx = secure ? ARMMMUIdx_S1SE0 : ARMMMUIdx_S1NSE0;
1858 break;
1859 default:
1860 g_assert_not_reached();
1862 break;
1863 case 4:
1864 /* stage 1+2 NonSecure PL1: ATS12NSOPR, ATS12NSOPW */
1865 mmu_idx = ARMMMUIdx_S12NSE1;
1866 break;
1867 case 6:
1868 /* stage 1+2 NonSecure PL0: ATS12NSOUR, ATS12NSOUW */
1869 mmu_idx = ARMMMUIdx_S12NSE0;
1870 break;
1871 default:
1872 g_assert_not_reached();
1875 par64 = do_ats_write(env, value, access_type, mmu_idx);
1877 A32_BANKED_CURRENT_REG_SET(env, par, par64);
1880 static void ats1h_write(CPUARMState *env, const ARMCPRegInfo *ri,
1881 uint64_t value)
1883 int access_type = ri->opc2 & 1;
1884 uint64_t par64;
1886 par64 = do_ats_write(env, value, access_type, ARMMMUIdx_S2NS);
1888 A32_BANKED_CURRENT_REG_SET(env, par, par64);
1891 static CPAccessResult at_s1e2_access(CPUARMState *env, const ARMCPRegInfo *ri)
1893 if (arm_current_el(env) == 3 && !(env->cp15.scr_el3 & SCR_NS)) {
1894 return CP_ACCESS_TRAP;
1896 return CP_ACCESS_OK;
1899 static void ats_write64(CPUARMState *env, const ARMCPRegInfo *ri,
1900 uint64_t value)
1902 int access_type = ri->opc2 & 1;
1903 ARMMMUIdx mmu_idx;
1904 int secure = arm_is_secure_below_el3(env);
1906 switch (ri->opc2 & 6) {
1907 case 0:
1908 switch (ri->opc1) {
1909 case 0: /* AT S1E1R, AT S1E1W */
1910 mmu_idx = secure ? ARMMMUIdx_S1SE1 : ARMMMUIdx_S1NSE1;
1911 break;
1912 case 4: /* AT S1E2R, AT S1E2W */
1913 mmu_idx = ARMMMUIdx_S1E2;
1914 break;
1915 case 6: /* AT S1E3R, AT S1E3W */
1916 mmu_idx = ARMMMUIdx_S1E3;
1917 break;
1918 default:
1919 g_assert_not_reached();
1921 break;
1922 case 2: /* AT S1E0R, AT S1E0W */
1923 mmu_idx = secure ? ARMMMUIdx_S1SE0 : ARMMMUIdx_S1NSE0;
1924 break;
1925 case 4: /* AT S12E1R, AT S12E1W */
1926 mmu_idx = secure ? ARMMMUIdx_S1SE1 : ARMMMUIdx_S12NSE1;
1927 break;
1928 case 6: /* AT S12E0R, AT S12E0W */
1929 mmu_idx = secure ? ARMMMUIdx_S1SE0 : ARMMMUIdx_S12NSE0;
1930 break;
1931 default:
1932 g_assert_not_reached();
1935 env->cp15.par_el[1] = do_ats_write(env, value, access_type, mmu_idx);
1937 #endif
1939 static const ARMCPRegInfo vapa_cp_reginfo[] = {
1940 { .name = "PAR", .cp = 15, .crn = 7, .crm = 4, .opc1 = 0, .opc2 = 0,
1941 .access = PL1_RW, .resetvalue = 0,
1942 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.par_s),
1943 offsetoflow32(CPUARMState, cp15.par_ns) },
1944 .writefn = par_write },
1945 #ifndef CONFIG_USER_ONLY
1946 /* This underdecoding is safe because the reginfo is NO_RAW. */
1947 { .name = "ATS", .cp = 15, .crn = 7, .crm = 8, .opc1 = 0, .opc2 = CP_ANY,
1948 .access = PL1_W, .accessfn = ats_access,
1949 .writefn = ats_write, .type = ARM_CP_NO_RAW },
1950 #endif
1951 REGINFO_SENTINEL
1954 /* Return basic MPU access permission bits. */
1955 static uint32_t simple_mpu_ap_bits(uint32_t val)
1957 uint32_t ret;
1958 uint32_t mask;
1959 int i;
1960 ret = 0;
1961 mask = 3;
1962 for (i = 0; i < 16; i += 2) {
1963 ret |= (val >> i) & mask;
1964 mask <<= 2;
1966 return ret;
1969 /* Pad basic MPU access permission bits to extended format. */
1970 static uint32_t extended_mpu_ap_bits(uint32_t val)
1972 uint32_t ret;
1973 uint32_t mask;
1974 int i;
1975 ret = 0;
1976 mask = 3;
1977 for (i = 0; i < 16; i += 2) {
1978 ret |= (val & mask) << i;
1979 mask <<= 2;
1981 return ret;
1984 static void pmsav5_data_ap_write(CPUARMState *env, const ARMCPRegInfo *ri,
1985 uint64_t value)
1987 env->cp15.pmsav5_data_ap = extended_mpu_ap_bits(value);
1990 static uint64_t pmsav5_data_ap_read(CPUARMState *env, const ARMCPRegInfo *ri)
1992 return simple_mpu_ap_bits(env->cp15.pmsav5_data_ap);
1995 static void pmsav5_insn_ap_write(CPUARMState *env, const ARMCPRegInfo *ri,
1996 uint64_t value)
1998 env->cp15.pmsav5_insn_ap = extended_mpu_ap_bits(value);
2001 static uint64_t pmsav5_insn_ap_read(CPUARMState *env, const ARMCPRegInfo *ri)
2003 return simple_mpu_ap_bits(env->cp15.pmsav5_insn_ap);
2006 static uint64_t pmsav7_read(CPUARMState *env, const ARMCPRegInfo *ri)
2008 uint32_t *u32p = *(uint32_t **)raw_ptr(env, ri);
2010 if (!u32p) {
2011 return 0;
2014 u32p += env->cp15.c6_rgnr;
2015 return *u32p;
2018 static void pmsav7_write(CPUARMState *env, const ARMCPRegInfo *ri,
2019 uint64_t value)
2021 ARMCPU *cpu = arm_env_get_cpu(env);
2022 uint32_t *u32p = *(uint32_t **)raw_ptr(env, ri);
2024 if (!u32p) {
2025 return;
2028 u32p += env->cp15.c6_rgnr;
2029 tlb_flush(CPU(cpu), 1); /* Mappings may have changed - purge! */
2030 *u32p = value;
2033 static void pmsav7_reset(CPUARMState *env, const ARMCPRegInfo *ri)
2035 ARMCPU *cpu = arm_env_get_cpu(env);
2036 uint32_t *u32p = *(uint32_t **)raw_ptr(env, ri);
2038 if (!u32p) {
2039 return;
2042 memset(u32p, 0, sizeof(*u32p) * cpu->pmsav7_dregion);
2045 static void pmsav7_rgnr_write(CPUARMState *env, const ARMCPRegInfo *ri,
2046 uint64_t value)
2048 ARMCPU *cpu = arm_env_get_cpu(env);
2049 uint32_t nrgs = cpu->pmsav7_dregion;
2051 if (value >= nrgs) {
2052 qemu_log_mask(LOG_GUEST_ERROR,
2053 "PMSAv7 RGNR write >= # supported regions, %" PRIu32
2054 " > %" PRIu32 "\n", (uint32_t)value, nrgs);
2055 return;
2058 raw_write(env, ri, value);
2061 static const ARMCPRegInfo pmsav7_cp_reginfo[] = {
2062 { .name = "DRBAR", .cp = 15, .crn = 6, .opc1 = 0, .crm = 1, .opc2 = 0,
2063 .access = PL1_RW, .type = ARM_CP_NO_RAW,
2064 .fieldoffset = offsetof(CPUARMState, pmsav7.drbar),
2065 .readfn = pmsav7_read, .writefn = pmsav7_write, .resetfn = pmsav7_reset },
2066 { .name = "DRSR", .cp = 15, .crn = 6, .opc1 = 0, .crm = 1, .opc2 = 2,
2067 .access = PL1_RW, .type = ARM_CP_NO_RAW,
2068 .fieldoffset = offsetof(CPUARMState, pmsav7.drsr),
2069 .readfn = pmsav7_read, .writefn = pmsav7_write, .resetfn = pmsav7_reset },
2070 { .name = "DRACR", .cp = 15, .crn = 6, .opc1 = 0, .crm = 1, .opc2 = 4,
2071 .access = PL1_RW, .type = ARM_CP_NO_RAW,
2072 .fieldoffset = offsetof(CPUARMState, pmsav7.dracr),
2073 .readfn = pmsav7_read, .writefn = pmsav7_write, .resetfn = pmsav7_reset },
2074 { .name = "RGNR", .cp = 15, .crn = 6, .opc1 = 0, .crm = 2, .opc2 = 0,
2075 .access = PL1_RW,
2076 .fieldoffset = offsetof(CPUARMState, cp15.c6_rgnr),
2077 .writefn = pmsav7_rgnr_write },
2078 REGINFO_SENTINEL
2081 static const ARMCPRegInfo pmsav5_cp_reginfo[] = {
2082 { .name = "DATA_AP", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 0,
2083 .access = PL1_RW, .type = ARM_CP_ALIAS,
2084 .fieldoffset = offsetof(CPUARMState, cp15.pmsav5_data_ap),
2085 .readfn = pmsav5_data_ap_read, .writefn = pmsav5_data_ap_write, },
2086 { .name = "INSN_AP", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 1,
2087 .access = PL1_RW, .type = ARM_CP_ALIAS,
2088 .fieldoffset = offsetof(CPUARMState, cp15.pmsav5_insn_ap),
2089 .readfn = pmsav5_insn_ap_read, .writefn = pmsav5_insn_ap_write, },
2090 { .name = "DATA_EXT_AP", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 2,
2091 .access = PL1_RW,
2092 .fieldoffset = offsetof(CPUARMState, cp15.pmsav5_data_ap),
2093 .resetvalue = 0, },
2094 { .name = "INSN_EXT_AP", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 3,
2095 .access = PL1_RW,
2096 .fieldoffset = offsetof(CPUARMState, cp15.pmsav5_insn_ap),
2097 .resetvalue = 0, },
2098 { .name = "DCACHE_CFG", .cp = 15, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 0,
2099 .access = PL1_RW,
2100 .fieldoffset = offsetof(CPUARMState, cp15.c2_data), .resetvalue = 0, },
2101 { .name = "ICACHE_CFG", .cp = 15, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 1,
2102 .access = PL1_RW,
2103 .fieldoffset = offsetof(CPUARMState, cp15.c2_insn), .resetvalue = 0, },
2104 /* Protection region base and size registers */
2105 { .name = "946_PRBS0", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0,
2106 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
2107 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[0]) },
2108 { .name = "946_PRBS1", .cp = 15, .crn = 6, .crm = 1, .opc1 = 0,
2109 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
2110 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[1]) },
2111 { .name = "946_PRBS2", .cp = 15, .crn = 6, .crm = 2, .opc1 = 0,
2112 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
2113 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[2]) },
2114 { .name = "946_PRBS3", .cp = 15, .crn = 6, .crm = 3, .opc1 = 0,
2115 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
2116 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[3]) },
2117 { .name = "946_PRBS4", .cp = 15, .crn = 6, .crm = 4, .opc1 = 0,
2118 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
2119 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[4]) },
2120 { .name = "946_PRBS5", .cp = 15, .crn = 6, .crm = 5, .opc1 = 0,
2121 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
2122 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[5]) },
2123 { .name = "946_PRBS6", .cp = 15, .crn = 6, .crm = 6, .opc1 = 0,
2124 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
2125 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[6]) },
2126 { .name = "946_PRBS7", .cp = 15, .crn = 6, .crm = 7, .opc1 = 0,
2127 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
2128 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[7]) },
2129 REGINFO_SENTINEL
2132 static void vmsa_ttbcr_raw_write(CPUARMState *env, const ARMCPRegInfo *ri,
2133 uint64_t value)
2135 TCR *tcr = raw_ptr(env, ri);
2136 int maskshift = extract32(value, 0, 3);
2138 if (!arm_feature(env, ARM_FEATURE_V8)) {
2139 if (arm_feature(env, ARM_FEATURE_LPAE) && (value & TTBCR_EAE)) {
2140 /* Pre ARMv8 bits [21:19], [15:14] and [6:3] are UNK/SBZP when
2141 * using Long-desciptor translation table format */
2142 value &= ~((7 << 19) | (3 << 14) | (0xf << 3));
2143 } else if (arm_feature(env, ARM_FEATURE_EL3)) {
2144 /* In an implementation that includes the Security Extensions
2145 * TTBCR has additional fields PD0 [4] and PD1 [5] for
2146 * Short-descriptor translation table format.
2148 value &= TTBCR_PD1 | TTBCR_PD0 | TTBCR_N;
2149 } else {
2150 value &= TTBCR_N;
2154 /* Update the masks corresponding to the TCR bank being written
2155 * Note that we always calculate mask and base_mask, but
2156 * they are only used for short-descriptor tables (ie if EAE is 0);
2157 * for long-descriptor tables the TCR fields are used differently
2158 * and the mask and base_mask values are meaningless.
2160 tcr->raw_tcr = value;
2161 tcr->mask = ~(((uint32_t)0xffffffffu) >> maskshift);
2162 tcr->base_mask = ~((uint32_t)0x3fffu >> maskshift);
2165 static void vmsa_ttbcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
2166 uint64_t value)
2168 ARMCPU *cpu = arm_env_get_cpu(env);
2170 if (arm_feature(env, ARM_FEATURE_LPAE)) {
2171 /* With LPAE the TTBCR could result in a change of ASID
2172 * via the TTBCR.A1 bit, so do a TLB flush.
2174 tlb_flush(CPU(cpu), 1);
2176 vmsa_ttbcr_raw_write(env, ri, value);
2179 static void vmsa_ttbcr_reset(CPUARMState *env, const ARMCPRegInfo *ri)
2181 TCR *tcr = raw_ptr(env, ri);
2183 /* Reset both the TCR as well as the masks corresponding to the bank of
2184 * the TCR being reset.
2186 tcr->raw_tcr = 0;
2187 tcr->mask = 0;
2188 tcr->base_mask = 0xffffc000u;
2191 static void vmsa_tcr_el1_write(CPUARMState *env, const ARMCPRegInfo *ri,
2192 uint64_t value)
2194 ARMCPU *cpu = arm_env_get_cpu(env);
2195 TCR *tcr = raw_ptr(env, ri);
2197 /* For AArch64 the A1 bit could result in a change of ASID, so TLB flush. */
2198 tlb_flush(CPU(cpu), 1);
2199 tcr->raw_tcr = value;
2202 static void vmsa_ttbr_write(CPUARMState *env, const ARMCPRegInfo *ri,
2203 uint64_t value)
2205 /* 64 bit accesses to the TTBRs can change the ASID and so we
2206 * must flush the TLB.
2208 if (cpreg_field_is_64bit(ri)) {
2209 ARMCPU *cpu = arm_env_get_cpu(env);
2211 tlb_flush(CPU(cpu), 1);
2213 raw_write(env, ri, value);
2216 static void vttbr_write(CPUARMState *env, const ARMCPRegInfo *ri,
2217 uint64_t value)
2219 ARMCPU *cpu = arm_env_get_cpu(env);
2220 CPUState *cs = CPU(cpu);
2222 /* Accesses to VTTBR may change the VMID so we must flush the TLB. */
2223 if (raw_read(env, ri) != value) {
2224 tlb_flush_by_mmuidx(cs, ARMMMUIdx_S12NSE1, ARMMMUIdx_S12NSE0,
2225 ARMMMUIdx_S2NS, -1);
2226 raw_write(env, ri, value);
2230 static const ARMCPRegInfo vmsa_pmsa_cp_reginfo[] = {
2231 { .name = "DFSR", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 0,
2232 .access = PL1_RW, .type = ARM_CP_ALIAS,
2233 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dfsr_s),
2234 offsetoflow32(CPUARMState, cp15.dfsr_ns) }, },
2235 { .name = "IFSR", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 1,
2236 .access = PL1_RW, .resetvalue = 0,
2237 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.ifsr_s),
2238 offsetoflow32(CPUARMState, cp15.ifsr_ns) } },
2239 { .name = "DFAR", .cp = 15, .opc1 = 0, .crn = 6, .crm = 0, .opc2 = 0,
2240 .access = PL1_RW, .resetvalue = 0,
2241 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.dfar_s),
2242 offsetof(CPUARMState, cp15.dfar_ns) } },
2243 { .name = "FAR_EL1", .state = ARM_CP_STATE_AA64,
2244 .opc0 = 3, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 0,
2245 .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.far_el[1]),
2246 .resetvalue = 0, },
2247 REGINFO_SENTINEL
2250 static const ARMCPRegInfo vmsa_cp_reginfo[] = {
2251 { .name = "ESR_EL1", .state = ARM_CP_STATE_AA64,
2252 .opc0 = 3, .crn = 5, .crm = 2, .opc1 = 0, .opc2 = 0,
2253 .access = PL1_RW,
2254 .fieldoffset = offsetof(CPUARMState, cp15.esr_el[1]), .resetvalue = 0, },
2255 { .name = "TTBR0_EL1", .state = ARM_CP_STATE_BOTH,
2256 .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 0, .opc2 = 0,
2257 .access = PL1_RW, .writefn = vmsa_ttbr_write, .resetvalue = 0,
2258 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr0_s),
2259 offsetof(CPUARMState, cp15.ttbr0_ns) } },
2260 { .name = "TTBR1_EL1", .state = ARM_CP_STATE_BOTH,
2261 .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 0, .opc2 = 1,
2262 .access = PL1_RW, .writefn = vmsa_ttbr_write, .resetvalue = 0,
2263 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr1_s),
2264 offsetof(CPUARMState, cp15.ttbr1_ns) } },
2265 { .name = "TCR_EL1", .state = ARM_CP_STATE_AA64,
2266 .opc0 = 3, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 2,
2267 .access = PL1_RW, .writefn = vmsa_tcr_el1_write,
2268 .resetfn = vmsa_ttbcr_reset, .raw_writefn = raw_write,
2269 .fieldoffset = offsetof(CPUARMState, cp15.tcr_el[1]) },
2270 { .name = "TTBCR", .cp = 15, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 2,
2271 .access = PL1_RW, .type = ARM_CP_ALIAS, .writefn = vmsa_ttbcr_write,
2272 .raw_writefn = vmsa_ttbcr_raw_write,
2273 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tcr_el[3]),
2274 offsetoflow32(CPUARMState, cp15.tcr_el[1])} },
2275 REGINFO_SENTINEL
2278 static void omap_ticonfig_write(CPUARMState *env, const ARMCPRegInfo *ri,
2279 uint64_t value)
2281 env->cp15.c15_ticonfig = value & 0xe7;
2282 /* The OS_TYPE bit in this register changes the reported CPUID! */
2283 env->cp15.c0_cpuid = (value & (1 << 5)) ?
2284 ARM_CPUID_TI915T : ARM_CPUID_TI925T;
2287 static void omap_threadid_write(CPUARMState *env, const ARMCPRegInfo *ri,
2288 uint64_t value)
2290 env->cp15.c15_threadid = value & 0xffff;
2293 static void omap_wfi_write(CPUARMState *env, const ARMCPRegInfo *ri,
2294 uint64_t value)
2296 /* Wait-for-interrupt (deprecated) */
2297 cpu_interrupt(CPU(arm_env_get_cpu(env)), CPU_INTERRUPT_HALT);
2300 static void omap_cachemaint_write(CPUARMState *env, const ARMCPRegInfo *ri,
2301 uint64_t value)
2303 /* On OMAP there are registers indicating the max/min index of dcache lines
2304 * containing a dirty line; cache flush operations have to reset these.
2306 env->cp15.c15_i_max = 0x000;
2307 env->cp15.c15_i_min = 0xff0;
2310 static const ARMCPRegInfo omap_cp_reginfo[] = {
2311 { .name = "DFSR", .cp = 15, .crn = 5, .crm = CP_ANY,
2312 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW, .type = ARM_CP_OVERRIDE,
2313 .fieldoffset = offsetoflow32(CPUARMState, cp15.esr_el[1]),
2314 .resetvalue = 0, },
2315 { .name = "", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
2316 .access = PL1_RW, .type = ARM_CP_NOP },
2317 { .name = "TICONFIG", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
2318 .access = PL1_RW,
2319 .fieldoffset = offsetof(CPUARMState, cp15.c15_ticonfig), .resetvalue = 0,
2320 .writefn = omap_ticonfig_write },
2321 { .name = "IMAX", .cp = 15, .crn = 15, .crm = 2, .opc1 = 0, .opc2 = 0,
2322 .access = PL1_RW,
2323 .fieldoffset = offsetof(CPUARMState, cp15.c15_i_max), .resetvalue = 0, },
2324 { .name = "IMIN", .cp = 15, .crn = 15, .crm = 3, .opc1 = 0, .opc2 = 0,
2325 .access = PL1_RW, .resetvalue = 0xff0,
2326 .fieldoffset = offsetof(CPUARMState, cp15.c15_i_min) },
2327 { .name = "THREADID", .cp = 15, .crn = 15, .crm = 4, .opc1 = 0, .opc2 = 0,
2328 .access = PL1_RW,
2329 .fieldoffset = offsetof(CPUARMState, cp15.c15_threadid), .resetvalue = 0,
2330 .writefn = omap_threadid_write },
2331 { .name = "TI925T_STATUS", .cp = 15, .crn = 15,
2332 .crm = 8, .opc1 = 0, .opc2 = 0, .access = PL1_RW,
2333 .type = ARM_CP_NO_RAW,
2334 .readfn = arm_cp_read_zero, .writefn = omap_wfi_write, },
2335 /* TODO: Peripheral port remap register:
2336 * On OMAP2 mcr p15, 0, rn, c15, c2, 4 sets up the interrupt controller
2337 * base address at $rn & ~0xfff and map size of 0x200 << ($rn & 0xfff),
2338 * when MMU is off.
2340 { .name = "OMAP_CACHEMAINT", .cp = 15, .crn = 7, .crm = CP_ANY,
2341 .opc1 = 0, .opc2 = CP_ANY, .access = PL1_W,
2342 .type = ARM_CP_OVERRIDE | ARM_CP_NO_RAW,
2343 .writefn = omap_cachemaint_write },
2344 { .name = "C9", .cp = 15, .crn = 9,
2345 .crm = CP_ANY, .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW,
2346 .type = ARM_CP_CONST | ARM_CP_OVERRIDE, .resetvalue = 0 },
2347 REGINFO_SENTINEL
2350 static void xscale_cpar_write(CPUARMState *env, const ARMCPRegInfo *ri,
2351 uint64_t value)
2353 env->cp15.c15_cpar = value & 0x3fff;
2356 static const ARMCPRegInfo xscale_cp_reginfo[] = {
2357 { .name = "XSCALE_CPAR",
2358 .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0, .access = PL1_RW,
2359 .fieldoffset = offsetof(CPUARMState, cp15.c15_cpar), .resetvalue = 0,
2360 .writefn = xscale_cpar_write, },
2361 { .name = "XSCALE_AUXCR",
2362 .cp = 15, .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 1, .access = PL1_RW,
2363 .fieldoffset = offsetof(CPUARMState, cp15.c1_xscaleauxcr),
2364 .resetvalue = 0, },
2365 /* XScale specific cache-lockdown: since we have no cache we NOP these
2366 * and hope the guest does not really rely on cache behaviour.
2368 { .name = "XSCALE_LOCK_ICACHE_LINE",
2369 .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
2370 .access = PL1_W, .type = ARM_CP_NOP },
2371 { .name = "XSCALE_UNLOCK_ICACHE",
2372 .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
2373 .access = PL1_W, .type = ARM_CP_NOP },
2374 { .name = "XSCALE_DCACHE_LOCK",
2375 .cp = 15, .opc1 = 0, .crn = 9, .crm = 2, .opc2 = 0,
2376 .access = PL1_RW, .type = ARM_CP_NOP },
2377 { .name = "XSCALE_UNLOCK_DCACHE",
2378 .cp = 15, .opc1 = 0, .crn = 9, .crm = 2, .opc2 = 1,
2379 .access = PL1_W, .type = ARM_CP_NOP },
2380 REGINFO_SENTINEL
2383 static const ARMCPRegInfo dummy_c15_cp_reginfo[] = {
2384 /* RAZ/WI the whole crn=15 space, when we don't have a more specific
2385 * implementation of this implementation-defined space.
2386 * Ideally this should eventually disappear in favour of actually
2387 * implementing the correct behaviour for all cores.
2389 { .name = "C15_IMPDEF", .cp = 15, .crn = 15,
2390 .crm = CP_ANY, .opc1 = CP_ANY, .opc2 = CP_ANY,
2391 .access = PL1_RW,
2392 .type = ARM_CP_CONST | ARM_CP_NO_RAW | ARM_CP_OVERRIDE,
2393 .resetvalue = 0 },
2394 REGINFO_SENTINEL
2397 static const ARMCPRegInfo cache_dirty_status_cp_reginfo[] = {
2398 /* Cache status: RAZ because we have no cache so it's always clean */
2399 { .name = "CDSR", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 6,
2400 .access = PL1_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW,
2401 .resetvalue = 0 },
2402 REGINFO_SENTINEL
2405 static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = {
2406 /* We never have a a block transfer operation in progress */
2407 { .name = "BXSR", .cp = 15, .crn = 7, .crm = 12, .opc1 = 0, .opc2 = 4,
2408 .access = PL0_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW,
2409 .resetvalue = 0 },
2410 /* The cache ops themselves: these all NOP for QEMU */
2411 { .name = "IICR", .cp = 15, .crm = 5, .opc1 = 0,
2412 .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
2413 { .name = "IDCR", .cp = 15, .crm = 6, .opc1 = 0,
2414 .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
2415 { .name = "CDCR", .cp = 15, .crm = 12, .opc1 = 0,
2416 .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
2417 { .name = "PIR", .cp = 15, .crm = 12, .opc1 = 1,
2418 .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
2419 { .name = "PDR", .cp = 15, .crm = 12, .opc1 = 2,
2420 .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
2421 { .name = "CIDCR", .cp = 15, .crm = 14, .opc1 = 0,
2422 .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
2423 REGINFO_SENTINEL
2426 static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = {
2427 /* The cache test-and-clean instructions always return (1 << 30)
2428 * to indicate that there are no dirty cache lines.
2430 { .name = "TC_DCACHE", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 3,
2431 .access = PL0_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW,
2432 .resetvalue = (1 << 30) },
2433 { .name = "TCI_DCACHE", .cp = 15, .crn = 7, .crm = 14, .opc1 = 0, .opc2 = 3,
2434 .access = PL0_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW,
2435 .resetvalue = (1 << 30) },
2436 REGINFO_SENTINEL
2439 static const ARMCPRegInfo strongarm_cp_reginfo[] = {
2440 /* Ignore ReadBuffer accesses */
2441 { .name = "C9_READBUFFER", .cp = 15, .crn = 9,
2442 .crm = CP_ANY, .opc1 = CP_ANY, .opc2 = CP_ANY,
2443 .access = PL1_RW, .resetvalue = 0,
2444 .type = ARM_CP_CONST | ARM_CP_OVERRIDE | ARM_CP_NO_RAW },
2445 REGINFO_SENTINEL
2448 static uint64_t midr_read(CPUARMState *env, const ARMCPRegInfo *ri)
2450 ARMCPU *cpu = arm_env_get_cpu(env);
2451 unsigned int cur_el = arm_current_el(env);
2452 bool secure = arm_is_secure(env);
2454 if (arm_feature(&cpu->env, ARM_FEATURE_EL2) && !secure && cur_el == 1) {
2455 return env->cp15.vpidr_el2;
2457 return raw_read(env, ri);
2460 static uint64_t mpidr_read_val(CPUARMState *env)
2462 ARMCPU *cpu = ARM_CPU(arm_env_get_cpu(env));
2463 uint64_t mpidr = cpu->mp_affinity;
2465 if (arm_feature(env, ARM_FEATURE_V7MP)) {
2466 mpidr |= (1U << 31);
2467 /* Cores which are uniprocessor (non-coherent)
2468 * but still implement the MP extensions set
2469 * bit 30. (For instance, Cortex-R5).
2471 if (cpu->mp_is_up) {
2472 mpidr |= (1u << 30);
2475 return mpidr;
2478 static uint64_t mpidr_read(CPUARMState *env, const ARMCPRegInfo *ri)
2480 unsigned int cur_el = arm_current_el(env);
2481 bool secure = arm_is_secure(env);
2483 if (arm_feature(env, ARM_FEATURE_EL2) && !secure && cur_el == 1) {
2484 return env->cp15.vmpidr_el2;
2486 return mpidr_read_val(env);
2489 static const ARMCPRegInfo mpidr_cp_reginfo[] = {
2490 { .name = "MPIDR", .state = ARM_CP_STATE_BOTH,
2491 .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 5,
2492 .access = PL1_R, .readfn = mpidr_read, .type = ARM_CP_NO_RAW },
2493 REGINFO_SENTINEL
2496 static const ARMCPRegInfo lpae_cp_reginfo[] = {
2497 /* NOP AMAIR0/1 */
2498 { .name = "AMAIR0", .state = ARM_CP_STATE_BOTH,
2499 .opc0 = 3, .crn = 10, .crm = 3, .opc1 = 0, .opc2 = 0,
2500 .access = PL1_RW, .type = ARM_CP_CONST,
2501 .resetvalue = 0 },
2502 /* AMAIR1 is mapped to AMAIR_EL1[63:32] */
2503 { .name = "AMAIR1", .cp = 15, .crn = 10, .crm = 3, .opc1 = 0, .opc2 = 1,
2504 .access = PL1_RW, .type = ARM_CP_CONST,
2505 .resetvalue = 0 },
2506 { .name = "PAR", .cp = 15, .crm = 7, .opc1 = 0,
2507 .access = PL1_RW, .type = ARM_CP_64BIT, .resetvalue = 0,
2508 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.par_s),
2509 offsetof(CPUARMState, cp15.par_ns)} },
2510 { .name = "TTBR0", .cp = 15, .crm = 2, .opc1 = 0,
2511 .access = PL1_RW, .type = ARM_CP_64BIT | ARM_CP_ALIAS,
2512 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr0_s),
2513 offsetof(CPUARMState, cp15.ttbr0_ns) },
2514 .writefn = vmsa_ttbr_write, },
2515 { .name = "TTBR1", .cp = 15, .crm = 2, .opc1 = 1,
2516 .access = PL1_RW, .type = ARM_CP_64BIT | ARM_CP_ALIAS,
2517 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr1_s),
2518 offsetof(CPUARMState, cp15.ttbr1_ns) },
2519 .writefn = vmsa_ttbr_write, },
2520 REGINFO_SENTINEL
2523 static uint64_t aa64_fpcr_read(CPUARMState *env, const ARMCPRegInfo *ri)
2525 return vfp_get_fpcr(env);
2528 static void aa64_fpcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
2529 uint64_t value)
2531 vfp_set_fpcr(env, value);
2534 static uint64_t aa64_fpsr_read(CPUARMState *env, const ARMCPRegInfo *ri)
2536 return vfp_get_fpsr(env);
2539 static void aa64_fpsr_write(CPUARMState *env, const ARMCPRegInfo *ri,
2540 uint64_t value)
2542 vfp_set_fpsr(env, value);
2545 static CPAccessResult aa64_daif_access(CPUARMState *env, const ARMCPRegInfo *ri)
2547 if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_UMA)) {
2548 return CP_ACCESS_TRAP;
2550 return CP_ACCESS_OK;
2553 static void aa64_daif_write(CPUARMState *env, const ARMCPRegInfo *ri,
2554 uint64_t value)
2556 env->daif = value & PSTATE_DAIF;
2559 static CPAccessResult aa64_cacheop_access(CPUARMState *env,
2560 const ARMCPRegInfo *ri)
2562 /* Cache invalidate/clean: NOP, but EL0 must UNDEF unless
2563 * SCTLR_EL1.UCI is set.
2565 if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_UCI)) {
2566 return CP_ACCESS_TRAP;
2568 return CP_ACCESS_OK;
2571 /* See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions
2572 * Page D4-1736 (DDI0487A.b)
2575 static void tlbi_aa64_vmalle1_write(CPUARMState *env, const ARMCPRegInfo *ri,
2576 uint64_t value)
2578 ARMCPU *cpu = arm_env_get_cpu(env);
2579 CPUState *cs = CPU(cpu);
2581 if (arm_is_secure_below_el3(env)) {
2582 tlb_flush_by_mmuidx(cs, ARMMMUIdx_S1SE1, ARMMMUIdx_S1SE0, -1);
2583 } else {
2584 tlb_flush_by_mmuidx(cs, ARMMMUIdx_S12NSE1, ARMMMUIdx_S12NSE0, -1);
2588 static void tlbi_aa64_vmalle1is_write(CPUARMState *env, const ARMCPRegInfo *ri,
2589 uint64_t value)
2591 bool sec = arm_is_secure_below_el3(env);
2592 CPUState *other_cs;
2594 CPU_FOREACH(other_cs) {
2595 if (sec) {
2596 tlb_flush_by_mmuidx(other_cs, ARMMMUIdx_S1SE1, ARMMMUIdx_S1SE0, -1);
2597 } else {
2598 tlb_flush_by_mmuidx(other_cs, ARMMMUIdx_S12NSE1,
2599 ARMMMUIdx_S12NSE0, -1);
2604 static void tlbi_aa64_alle1_write(CPUARMState *env, const ARMCPRegInfo *ri,
2605 uint64_t value)
2607 /* Note that the 'ALL' scope must invalidate both stage 1 and
2608 * stage 2 translations, whereas most other scopes only invalidate
2609 * stage 1 translations.
2611 ARMCPU *cpu = arm_env_get_cpu(env);
2612 CPUState *cs = CPU(cpu);
2614 if (arm_is_secure_below_el3(env)) {
2615 tlb_flush_by_mmuidx(cs, ARMMMUIdx_S1SE1, ARMMMUIdx_S1SE0, -1);
2616 } else {
2617 if (arm_feature(env, ARM_FEATURE_EL2)) {
2618 tlb_flush_by_mmuidx(cs, ARMMMUIdx_S12NSE1, ARMMMUIdx_S12NSE0,
2619 ARMMMUIdx_S2NS, -1);
2620 } else {
2621 tlb_flush_by_mmuidx(cs, ARMMMUIdx_S12NSE1, ARMMMUIdx_S12NSE0, -1);
2626 static void tlbi_aa64_alle2_write(CPUARMState *env, const ARMCPRegInfo *ri,
2627 uint64_t value)
2629 ARMCPU *cpu = arm_env_get_cpu(env);
2630 CPUState *cs = CPU(cpu);
2632 tlb_flush_by_mmuidx(cs, ARMMMUIdx_S1E2, -1);
2635 static void tlbi_aa64_alle3_write(CPUARMState *env, const ARMCPRegInfo *ri,
2636 uint64_t value)
2638 ARMCPU *cpu = arm_env_get_cpu(env);
2639 CPUState *cs = CPU(cpu);
2641 tlb_flush_by_mmuidx(cs, ARMMMUIdx_S1E3, -1);
2644 static void tlbi_aa64_alle1is_write(CPUARMState *env, const ARMCPRegInfo *ri,
2645 uint64_t value)
2647 /* Note that the 'ALL' scope must invalidate both stage 1 and
2648 * stage 2 translations, whereas most other scopes only invalidate
2649 * stage 1 translations.
2651 bool sec = arm_is_secure_below_el3(env);
2652 bool has_el2 = arm_feature(env, ARM_FEATURE_EL2);
2653 CPUState *other_cs;
2655 CPU_FOREACH(other_cs) {
2656 if (sec) {
2657 tlb_flush_by_mmuidx(other_cs, ARMMMUIdx_S1SE1, ARMMMUIdx_S1SE0, -1);
2658 } else if (has_el2) {
2659 tlb_flush_by_mmuidx(other_cs, ARMMMUIdx_S12NSE1,
2660 ARMMMUIdx_S12NSE0, ARMMMUIdx_S2NS, -1);
2661 } else {
2662 tlb_flush_by_mmuidx(other_cs, ARMMMUIdx_S12NSE1,
2663 ARMMMUIdx_S12NSE0, -1);
2668 static void tlbi_aa64_alle2is_write(CPUARMState *env, const ARMCPRegInfo *ri,
2669 uint64_t value)
2671 CPUState *other_cs;
2673 CPU_FOREACH(other_cs) {
2674 tlb_flush_by_mmuidx(other_cs, ARMMMUIdx_S1E2, -1);
2678 static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri,
2679 uint64_t value)
2681 CPUState *other_cs;
2683 CPU_FOREACH(other_cs) {
2684 tlb_flush_by_mmuidx(other_cs, ARMMMUIdx_S1E3, -1);
2688 static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri,
2689 uint64_t value)
2691 /* Invalidate by VA, EL1&0 (AArch64 version).
2692 * Currently handles all of VAE1, VAAE1, VAALE1 and VALE1,
2693 * since we don't support flush-for-specific-ASID-only or
2694 * flush-last-level-only.
2696 ARMCPU *cpu = arm_env_get_cpu(env);
2697 CPUState *cs = CPU(cpu);
2698 uint64_t pageaddr = sextract64(value << 12, 0, 56);
2700 if (arm_is_secure_below_el3(env)) {
2701 tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdx_S1SE1,
2702 ARMMMUIdx_S1SE0, -1);
2703 } else {
2704 tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdx_S12NSE1,
2705 ARMMMUIdx_S12NSE0, -1);
2709 static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri,
2710 uint64_t value)
2712 /* Invalidate by VA, EL2
2713 * Currently handles both VAE2 and VALE2, since we don't support
2714 * flush-last-level-only.
2716 ARMCPU *cpu = arm_env_get_cpu(env);
2717 CPUState *cs = CPU(cpu);
2718 uint64_t pageaddr = sextract64(value << 12, 0, 56);
2720 tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdx_S1E2, -1);
2723 static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri,
2724 uint64_t value)
2726 /* Invalidate by VA, EL3
2727 * Currently handles both VAE3 and VALE3, since we don't support
2728 * flush-last-level-only.
2730 ARMCPU *cpu = arm_env_get_cpu(env);
2731 CPUState *cs = CPU(cpu);
2732 uint64_t pageaddr = sextract64(value << 12, 0, 56);
2734 tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdx_S1E3, -1);
2737 static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri,
2738 uint64_t value)
2740 bool sec = arm_is_secure_below_el3(env);
2741 CPUState *other_cs;
2742 uint64_t pageaddr = sextract64(value << 12, 0, 56);
2744 CPU_FOREACH(other_cs) {
2745 if (sec) {
2746 tlb_flush_page_by_mmuidx(other_cs, pageaddr, ARMMMUIdx_S1SE1,
2747 ARMMMUIdx_S1SE0, -1);
2748 } else {
2749 tlb_flush_page_by_mmuidx(other_cs, pageaddr, ARMMMUIdx_S12NSE1,
2750 ARMMMUIdx_S12NSE0, -1);
2755 static void tlbi_aa64_vae2is_write(CPUARMState *env, const ARMCPRegInfo *ri,
2756 uint64_t value)
2758 CPUState *other_cs;
2759 uint64_t pageaddr = sextract64(value << 12, 0, 56);
2761 CPU_FOREACH(other_cs) {
2762 tlb_flush_page_by_mmuidx(other_cs, pageaddr, ARMMMUIdx_S1E2, -1);
2766 static void tlbi_aa64_vae3is_write(CPUARMState *env, const ARMCPRegInfo *ri,
2767 uint64_t value)
2769 CPUState *other_cs;
2770 uint64_t pageaddr = sextract64(value << 12, 0, 56);
2772 CPU_FOREACH(other_cs) {
2773 tlb_flush_page_by_mmuidx(other_cs, pageaddr, ARMMMUIdx_S1E3, -1);
2777 static void tlbi_aa64_ipas2e1_write(CPUARMState *env, const ARMCPRegInfo *ri,
2778 uint64_t value)
2780 /* Invalidate by IPA. This has to invalidate any structures that
2781 * contain only stage 2 translation information, but does not need
2782 * to apply to structures that contain combined stage 1 and stage 2
2783 * translation information.
2784 * This must NOP if EL2 isn't implemented or SCR_EL3.NS is zero.
2786 ARMCPU *cpu = arm_env_get_cpu(env);
2787 CPUState *cs = CPU(cpu);
2788 uint64_t pageaddr;
2790 if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) {
2791 return;
2794 pageaddr = sextract64(value << 12, 0, 48);
2796 tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdx_S2NS, -1);
2799 static void tlbi_aa64_ipas2e1is_write(CPUARMState *env, const ARMCPRegInfo *ri,
2800 uint64_t value)
2802 CPUState *other_cs;
2803 uint64_t pageaddr;
2805 if (!arm_feature(env, ARM_FEATURE_EL2) || !(env->cp15.scr_el3 & SCR_NS)) {
2806 return;
2809 pageaddr = sextract64(value << 12, 0, 48);
2811 CPU_FOREACH(other_cs) {
2812 tlb_flush_page_by_mmuidx(other_cs, pageaddr, ARMMMUIdx_S2NS, -1);
2816 static CPAccessResult aa64_zva_access(CPUARMState *env, const ARMCPRegInfo *ri)
2818 /* We don't implement EL2, so the only control on DC ZVA is the
2819 * bit in the SCTLR which can prohibit access for EL0.
2821 if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_DZE)) {
2822 return CP_ACCESS_TRAP;
2824 return CP_ACCESS_OK;
2827 static uint64_t aa64_dczid_read(CPUARMState *env, const ARMCPRegInfo *ri)
2829 ARMCPU *cpu = arm_env_get_cpu(env);
2830 int dzp_bit = 1 << 4;
2832 /* DZP indicates whether DC ZVA access is allowed */
2833 if (aa64_zva_access(env, NULL) == CP_ACCESS_OK) {
2834 dzp_bit = 0;
2836 return cpu->dcz_blocksize | dzp_bit;
2839 static CPAccessResult sp_el0_access(CPUARMState *env, const ARMCPRegInfo *ri)
2841 if (!(env->pstate & PSTATE_SP)) {
2842 /* Access to SP_EL0 is undefined if it's being used as
2843 * the stack pointer.
2845 return CP_ACCESS_TRAP_UNCATEGORIZED;
2847 return CP_ACCESS_OK;
2850 static uint64_t spsel_read(CPUARMState *env, const ARMCPRegInfo *ri)
2852 return env->pstate & PSTATE_SP;
2855 static void spsel_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t val)
2857 update_spsel(env, val);
2860 static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri,
2861 uint64_t value)
2863 ARMCPU *cpu = arm_env_get_cpu(env);
2865 if (raw_read(env, ri) == value) {
2866 /* Skip the TLB flush if nothing actually changed; Linux likes
2867 * to do a lot of pointless SCTLR writes.
2869 return;
2872 raw_write(env, ri, value);
2873 /* ??? Lots of these bits are not implemented. */
2874 /* This may enable/disable the MMU, so do a TLB flush. */
2875 tlb_flush(CPU(cpu), 1);
2878 static const ARMCPRegInfo v8_cp_reginfo[] = {
2879 /* Minimal set of EL0-visible registers. This will need to be expanded
2880 * significantly for system emulation of AArch64 CPUs.
2882 { .name = "NZCV", .state = ARM_CP_STATE_AA64,
2883 .opc0 = 3, .opc1 = 3, .opc2 = 0, .crn = 4, .crm = 2,
2884 .access = PL0_RW, .type = ARM_CP_NZCV },
2885 { .name = "DAIF", .state = ARM_CP_STATE_AA64,
2886 .opc0 = 3, .opc1 = 3, .opc2 = 1, .crn = 4, .crm = 2,
2887 .type = ARM_CP_NO_RAW,
2888 .access = PL0_RW, .accessfn = aa64_daif_access,
2889 .fieldoffset = offsetof(CPUARMState, daif),
2890 .writefn = aa64_daif_write, .resetfn = arm_cp_reset_ignore },
2891 { .name = "FPCR", .state = ARM_CP_STATE_AA64,
2892 .opc0 = 3, .opc1 = 3, .opc2 = 0, .crn = 4, .crm = 4,
2893 .access = PL0_RW, .readfn = aa64_fpcr_read, .writefn = aa64_fpcr_write },
2894 { .name = "FPSR", .state = ARM_CP_STATE_AA64,
2895 .opc0 = 3, .opc1 = 3, .opc2 = 1, .crn = 4, .crm = 4,
2896 .access = PL0_RW, .readfn = aa64_fpsr_read, .writefn = aa64_fpsr_write },
2897 { .name = "DCZID_EL0", .state = ARM_CP_STATE_AA64,
2898 .opc0 = 3, .opc1 = 3, .opc2 = 7, .crn = 0, .crm = 0,
2899 .access = PL0_R, .type = ARM_CP_NO_RAW,
2900 .readfn = aa64_dczid_read },
2901 { .name = "DC_ZVA", .state = ARM_CP_STATE_AA64,
2902 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 4, .opc2 = 1,
2903 .access = PL0_W, .type = ARM_CP_DC_ZVA,
2904 #ifndef CONFIG_USER_ONLY
2905 /* Avoid overhead of an access check that always passes in user-mode */
2906 .accessfn = aa64_zva_access,
2907 #endif
2909 { .name = "CURRENTEL", .state = ARM_CP_STATE_AA64,
2910 .opc0 = 3, .opc1 = 0, .opc2 = 2, .crn = 4, .crm = 2,
2911 .access = PL1_R, .type = ARM_CP_CURRENTEL },
2912 /* Cache ops: all NOPs since we don't emulate caches */
2913 { .name = "IC_IALLUIS", .state = ARM_CP_STATE_AA64,
2914 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0,
2915 .access = PL1_W, .type = ARM_CP_NOP },
2916 { .name = "IC_IALLU", .state = ARM_CP_STATE_AA64,
2917 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 0,
2918 .access = PL1_W, .type = ARM_CP_NOP },
2919 { .name = "IC_IVAU", .state = ARM_CP_STATE_AA64,
2920 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 5, .opc2 = 1,
2921 .access = PL0_W, .type = ARM_CP_NOP,
2922 .accessfn = aa64_cacheop_access },
2923 { .name = "DC_IVAC", .state = ARM_CP_STATE_AA64,
2924 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 1,
2925 .access = PL1_W, .type = ARM_CP_NOP },
2926 { .name = "DC_ISW", .state = ARM_CP_STATE_AA64,
2927 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 2,
2928 .access = PL1_W, .type = ARM_CP_NOP },
2929 { .name = "DC_CVAC", .state = ARM_CP_STATE_AA64,
2930 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 10, .opc2 = 1,
2931 .access = PL0_W, .type = ARM_CP_NOP,
2932 .accessfn = aa64_cacheop_access },
2933 { .name = "DC_CSW", .state = ARM_CP_STATE_AA64,
2934 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 2,
2935 .access = PL1_W, .type = ARM_CP_NOP },
2936 { .name = "DC_CVAU", .state = ARM_CP_STATE_AA64,
2937 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 11, .opc2 = 1,
2938 .access = PL0_W, .type = ARM_CP_NOP,
2939 .accessfn = aa64_cacheop_access },
2940 { .name = "DC_CIVAC", .state = ARM_CP_STATE_AA64,
2941 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 1,
2942 .access = PL0_W, .type = ARM_CP_NOP,
2943 .accessfn = aa64_cacheop_access },
2944 { .name = "DC_CISW", .state = ARM_CP_STATE_AA64,
2945 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 2,
2946 .access = PL1_W, .type = ARM_CP_NOP },
2947 /* TLBI operations */
2948 { .name = "TLBI_VMALLE1IS", .state = ARM_CP_STATE_AA64,
2949 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0,
2950 .access = PL1_W, .type = ARM_CP_NO_RAW,
2951 .writefn = tlbi_aa64_vmalle1is_write },
2952 { .name = "TLBI_VAE1IS", .state = ARM_CP_STATE_AA64,
2953 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 1,
2954 .access = PL1_W, .type = ARM_CP_NO_RAW,
2955 .writefn = tlbi_aa64_vae1is_write },
2956 { .name = "TLBI_ASIDE1IS", .state = ARM_CP_STATE_AA64,
2957 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 2,
2958 .access = PL1_W, .type = ARM_CP_NO_RAW,
2959 .writefn = tlbi_aa64_vmalle1is_write },
2960 { .name = "TLBI_VAAE1IS", .state = ARM_CP_STATE_AA64,
2961 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3,
2962 .access = PL1_W, .type = ARM_CP_NO_RAW,
2963 .writefn = tlbi_aa64_vae1is_write },
2964 { .name = "TLBI_VALE1IS", .state = ARM_CP_STATE_AA64,
2965 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 5,
2966 .access = PL1_W, .type = ARM_CP_NO_RAW,
2967 .writefn = tlbi_aa64_vae1is_write },
2968 { .name = "TLBI_VAALE1IS", .state = ARM_CP_STATE_AA64,
2969 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 7,
2970 .access = PL1_W, .type = ARM_CP_NO_RAW,
2971 .writefn = tlbi_aa64_vae1is_write },
2972 { .name = "TLBI_VMALLE1", .state = ARM_CP_STATE_AA64,
2973 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 0,
2974 .access = PL1_W, .type = ARM_CP_NO_RAW,
2975 .writefn = tlbi_aa64_vmalle1_write },
2976 { .name = "TLBI_VAE1", .state = ARM_CP_STATE_AA64,
2977 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 1,
2978 .access = PL1_W, .type = ARM_CP_NO_RAW,
2979 .writefn = tlbi_aa64_vae1_write },
2980 { .name = "TLBI_ASIDE1", .state = ARM_CP_STATE_AA64,
2981 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 2,
2982 .access = PL1_W, .type = ARM_CP_NO_RAW,
2983 .writefn = tlbi_aa64_vmalle1_write },
2984 { .name = "TLBI_VAAE1", .state = ARM_CP_STATE_AA64,
2985 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 3,
2986 .access = PL1_W, .type = ARM_CP_NO_RAW,
2987 .writefn = tlbi_aa64_vae1_write },
2988 { .name = "TLBI_VALE1", .state = ARM_CP_STATE_AA64,
2989 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 5,
2990 .access = PL1_W, .type = ARM_CP_NO_RAW,
2991 .writefn = tlbi_aa64_vae1_write },
2992 { .name = "TLBI_VAALE1", .state = ARM_CP_STATE_AA64,
2993 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 7,
2994 .access = PL1_W, .type = ARM_CP_NO_RAW,
2995 .writefn = tlbi_aa64_vae1_write },
2996 { .name = "TLBI_IPAS2E1IS", .state = ARM_CP_STATE_AA64,
2997 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 1,
2998 .access = PL2_W, .type = ARM_CP_NO_RAW,
2999 .writefn = tlbi_aa64_ipas2e1is_write },
3000 { .name = "TLBI_IPAS2LE1IS", .state = ARM_CP_STATE_AA64,
3001 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 5,
3002 .access = PL2_W, .type = ARM_CP_NO_RAW,
3003 .writefn = tlbi_aa64_ipas2e1is_write },
3004 { .name = "TLBI_ALLE1IS", .state = ARM_CP_STATE_AA64,
3005 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 4,
3006 .access = PL2_W, .type = ARM_CP_NO_RAW,
3007 .writefn = tlbi_aa64_alle1is_write },
3008 { .name = "TLBI_VMALLS12E1IS", .state = ARM_CP_STATE_AA64,
3009 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 6,
3010 .access = PL2_W, .type = ARM_CP_NO_RAW,
3011 .writefn = tlbi_aa64_alle1is_write },
3012 { .name = "TLBI_IPAS2E1", .state = ARM_CP_STATE_AA64,
3013 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 1,
3014 .access = PL2_W, .type = ARM_CP_NO_RAW,
3015 .writefn = tlbi_aa64_ipas2e1_write },
3016 { .name = "TLBI_IPAS2LE1", .state = ARM_CP_STATE_AA64,
3017 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 5,
3018 .access = PL2_W, .type = ARM_CP_NO_RAW,
3019 .writefn = tlbi_aa64_ipas2e1_write },
3020 { .name = "TLBI_ALLE1", .state = ARM_CP_STATE_AA64,
3021 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 4,
3022 .access = PL2_W, .type = ARM_CP_NO_RAW,
3023 .writefn = tlbi_aa64_alle1_write },
3024 { .name = "TLBI_VMALLS12E1", .state = ARM_CP_STATE_AA64,
3025 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 6,
3026 .access = PL2_W, .type = ARM_CP_NO_RAW,
3027 .writefn = tlbi_aa64_alle1is_write },
3028 #ifndef CONFIG_USER_ONLY
3029 /* 64 bit address translation operations */
3030 { .name = "AT_S1E1R", .state = ARM_CP_STATE_AA64,
3031 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 8, .opc2 = 0,
3032 .access = PL1_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
3033 { .name = "AT_S1E1W", .state = ARM_CP_STATE_AA64,
3034 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 8, .opc2 = 1,
3035 .access = PL1_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
3036 { .name = "AT_S1E0R", .state = ARM_CP_STATE_AA64,
3037 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 8, .opc2 = 2,
3038 .access = PL1_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
3039 { .name = "AT_S1E0W", .state = ARM_CP_STATE_AA64,
3040 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 8, .opc2 = 3,
3041 .access = PL1_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
3042 { .name = "AT_S12E1R", .state = ARM_CP_STATE_AA64,
3043 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 4,
3044 .access = PL2_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
3045 { .name = "AT_S12E1W", .state = ARM_CP_STATE_AA64,
3046 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 5,
3047 .access = PL2_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
3048 { .name = "AT_S12E0R", .state = ARM_CP_STATE_AA64,
3049 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 6,
3050 .access = PL2_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
3051 { .name = "AT_S12E0W", .state = ARM_CP_STATE_AA64,
3052 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 7,
3053 .access = PL2_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
3054 /* AT S1E2* are elsewhere as they UNDEF from EL3 if EL2 is not present */
3055 { .name = "AT_S1E3R", .state = ARM_CP_STATE_AA64,
3056 .opc0 = 1, .opc1 = 6, .crn = 7, .crm = 8, .opc2 = 0,
3057 .access = PL3_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
3058 { .name = "AT_S1E3W", .state = ARM_CP_STATE_AA64,
3059 .opc0 = 1, .opc1 = 6, .crn = 7, .crm = 8, .opc2 = 1,
3060 .access = PL3_W, .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
3061 { .name = "PAR_EL1", .state = ARM_CP_STATE_AA64,
3062 .type = ARM_CP_ALIAS,
3063 .opc0 = 3, .opc1 = 0, .crn = 7, .crm = 4, .opc2 = 0,
3064 .access = PL1_RW, .resetvalue = 0,
3065 .fieldoffset = offsetof(CPUARMState, cp15.par_el[1]),
3066 .writefn = par_write },
3067 #endif
3068 /* TLB invalidate last level of translation table walk */
3069 { .name = "TLBIMVALIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 5,
3070 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_is_write },
3071 { .name = "TLBIMVAALIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 7,
3072 .type = ARM_CP_NO_RAW, .access = PL1_W,
3073 .writefn = tlbimvaa_is_write },
3074 { .name = "TLBIMVAL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 5,
3075 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimva_write },
3076 { .name = "TLBIMVAAL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 7,
3077 .type = ARM_CP_NO_RAW, .access = PL1_W, .writefn = tlbimvaa_write },
3078 /* 32 bit cache operations */
3079 { .name = "ICIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0,
3080 .type = ARM_CP_NOP, .access = PL1_W },
3081 { .name = "BPIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 6,
3082 .type = ARM_CP_NOP, .access = PL1_W },
3083 { .name = "ICIALLU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 0,
3084 .type = ARM_CP_NOP, .access = PL1_W },
3085 { .name = "ICIMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 1,
3086 .type = ARM_CP_NOP, .access = PL1_W },
3087 { .name = "BPIALL", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 6,
3088 .type = ARM_CP_NOP, .access = PL1_W },
3089 { .name = "BPIMVA", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 7,
3090 .type = ARM_CP_NOP, .access = PL1_W },
3091 { .name = "DCIMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 1,
3092 .type = ARM_CP_NOP, .access = PL1_W },
3093 { .name = "DCISW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 2,
3094 .type = ARM_CP_NOP, .access = PL1_W },
3095 { .name = "DCCMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 1,
3096 .type = ARM_CP_NOP, .access = PL1_W },
3097 { .name = "DCCSW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 2,
3098 .type = ARM_CP_NOP, .access = PL1_W },
3099 { .name = "DCCMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 11, .opc2 = 1,
3100 .type = ARM_CP_NOP, .access = PL1_W },
3101 { .name = "DCCIMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 1,
3102 .type = ARM_CP_NOP, .access = PL1_W },
3103 { .name = "DCCISW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 2,
3104 .type = ARM_CP_NOP, .access = PL1_W },
3105 /* MMU Domain access control / MPU write buffer control */
3106 { .name = "DACR", .cp = 15, .opc1 = 0, .crn = 3, .crm = 0, .opc2 = 0,
3107 .access = PL1_RW, .resetvalue = 0,
3108 .writefn = dacr_write, .raw_writefn = raw_write,
3109 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dacr_s),
3110 offsetoflow32(CPUARMState, cp15.dacr_ns) } },
3111 { .name = "ELR_EL1", .state = ARM_CP_STATE_AA64,
3112 .type = ARM_CP_ALIAS,
3113 .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 0, .opc2 = 1,
3114 .access = PL1_RW,
3115 .fieldoffset = offsetof(CPUARMState, elr_el[1]) },
3116 { .name = "SPSR_EL1", .state = ARM_CP_STATE_AA64,
3117 .type = ARM_CP_ALIAS,
3118 .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 0, .opc2 = 0,
3119 .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, banked_spsr[1]) },
3120 /* We rely on the access checks not allowing the guest to write to the
3121 * state field when SPSel indicates that it's being used as the stack
3122 * pointer.
3124 { .name = "SP_EL0", .state = ARM_CP_STATE_AA64,
3125 .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 1, .opc2 = 0,
3126 .access = PL1_RW, .accessfn = sp_el0_access,
3127 .type = ARM_CP_ALIAS,
3128 .fieldoffset = offsetof(CPUARMState, sp_el[0]) },
3129 { .name = "SP_EL1", .state = ARM_CP_STATE_AA64,
3130 .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 1, .opc2 = 0,
3131 .access = PL2_RW, .type = ARM_CP_ALIAS,
3132 .fieldoffset = offsetof(CPUARMState, sp_el[1]) },
3133 { .name = "SPSel", .state = ARM_CP_STATE_AA64,
3134 .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 2, .opc2 = 0,
3135 .type = ARM_CP_NO_RAW,
3136 .access = PL1_RW, .readfn = spsel_read, .writefn = spsel_write },
3137 REGINFO_SENTINEL
3140 /* Used to describe the behaviour of EL2 regs when EL2 does not exist. */
3141 static const ARMCPRegInfo el3_no_el2_cp_reginfo[] = {
3142 { .name = "VBAR_EL2", .state = ARM_CP_STATE_AA64,
3143 .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 0,
3144 .access = PL2_RW,
3145 .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore },
3146 { .name = "HCR_EL2", .state = ARM_CP_STATE_AA64,
3147 .type = ARM_CP_NO_RAW,
3148 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0,
3149 .access = PL2_RW,
3150 .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore },
3151 { .name = "CPTR_EL2", .state = ARM_CP_STATE_BOTH,
3152 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 2,
3153 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
3154 { .name = "MAIR_EL2", .state = ARM_CP_STATE_BOTH,
3155 .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 0,
3156 .access = PL2_RW, .type = ARM_CP_CONST,
3157 .resetvalue = 0 },
3158 { .name = "HMAIR1", .state = ARM_CP_STATE_AA32,
3159 .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 1,
3160 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
3161 { .name = "AMAIR_EL2", .state = ARM_CP_STATE_BOTH,
3162 .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 0,
3163 .access = PL2_RW, .type = ARM_CP_CONST,
3164 .resetvalue = 0 },
3165 { .name = "HMAIR1", .state = ARM_CP_STATE_AA32,
3166 .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 1,
3167 .access = PL2_RW, .type = ARM_CP_CONST,
3168 .resetvalue = 0 },
3169 { .name = "AFSR0_EL2", .state = ARM_CP_STATE_BOTH,
3170 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 0,
3171 .access = PL2_RW, .type = ARM_CP_CONST,
3172 .resetvalue = 0 },
3173 { .name = "AFSR1_EL2", .state = ARM_CP_STATE_BOTH,
3174 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 1,
3175 .access = PL2_RW, .type = ARM_CP_CONST,
3176 .resetvalue = 0 },
3177 { .name = "TCR_EL2", .state = ARM_CP_STATE_BOTH,
3178 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 2,
3179 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
3180 { .name = "VTCR_EL2", .state = ARM_CP_STATE_BOTH,
3181 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 2,
3182 .access = PL2_RW, .accessfn = access_el3_aa32ns_aa64any,
3183 .type = ARM_CP_CONST, .resetvalue = 0 },
3184 { .name = "VTTBR", .state = ARM_CP_STATE_AA32,
3185 .cp = 15, .opc1 = 6, .crm = 2,
3186 .access = PL2_RW, .accessfn = access_el3_aa32ns,
3187 .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 },
3188 { .name = "VTTBR_EL2", .state = ARM_CP_STATE_AA64,
3189 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 0,
3190 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
3191 { .name = "SCTLR_EL2", .state = ARM_CP_STATE_BOTH,
3192 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 0,
3193 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
3194 { .name = "TPIDR_EL2", .state = ARM_CP_STATE_BOTH,
3195 .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 2,
3196 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
3197 { .name = "TTBR0_EL2", .state = ARM_CP_STATE_AA64,
3198 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0,
3199 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
3200 { .name = "HTTBR", .cp = 15, .opc1 = 4, .crm = 2,
3201 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST,
3202 .resetvalue = 0 },
3203 { .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH,
3204 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0,
3205 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
3206 { .name = "CNTVOFF_EL2", .state = ARM_CP_STATE_AA64,
3207 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 0, .opc2 = 3,
3208 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
3209 { .name = "CNTVOFF", .cp = 15, .opc1 = 4, .crm = 14,
3210 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST,
3211 .resetvalue = 0 },
3212 { .name = "CNTHP_CVAL_EL2", .state = ARM_CP_STATE_AA64,
3213 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 2,
3214 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
3215 { .name = "CNTHP_CVAL", .cp = 15, .opc1 = 6, .crm = 14,
3216 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST,
3217 .resetvalue = 0 },
3218 { .name = "CNTHP_TVAL_EL2", .state = ARM_CP_STATE_BOTH,
3219 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 0,
3220 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
3221 { .name = "CNTHP_CTL_EL2", .state = ARM_CP_STATE_BOTH,
3222 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 1,
3223 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
3224 REGINFO_SENTINEL
3227 static void hcr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
3229 ARMCPU *cpu = arm_env_get_cpu(env);
3230 uint64_t valid_mask = HCR_MASK;
3232 if (arm_feature(env, ARM_FEATURE_EL3)) {
3233 valid_mask &= ~HCR_HCD;
3234 } else {
3235 valid_mask &= ~HCR_TSC;
3238 /* Clear RES0 bits. */
3239 value &= valid_mask;
3241 /* These bits change the MMU setup:
3242 * HCR_VM enables stage 2 translation
3243 * HCR_PTW forbids certain page-table setups
3244 * HCR_DC Disables stage1 and enables stage2 translation
3246 if ((raw_read(env, ri) ^ value) & (HCR_VM | HCR_PTW | HCR_DC)) {
3247 tlb_flush(CPU(cpu), 1);
3249 raw_write(env, ri, value);
3252 static const ARMCPRegInfo el2_cp_reginfo[] = {
3253 { .name = "HCR_EL2", .state = ARM_CP_STATE_AA64,
3254 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0,
3255 .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.hcr_el2),
3256 .writefn = hcr_write },
3257 { .name = "DACR32_EL2", .state = ARM_CP_STATE_AA64,
3258 .opc0 = 3, .opc1 = 4, .crn = 3, .crm = 0, .opc2 = 0,
3259 .access = PL2_RW, .resetvalue = 0,
3260 .writefn = dacr_write, .raw_writefn = raw_write,
3261 .fieldoffset = offsetof(CPUARMState, cp15.dacr32_el2) },
3262 { .name = "ELR_EL2", .state = ARM_CP_STATE_AA64,
3263 .type = ARM_CP_ALIAS,
3264 .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 0, .opc2 = 1,
3265 .access = PL2_RW,
3266 .fieldoffset = offsetof(CPUARMState, elr_el[2]) },
3267 { .name = "ESR_EL2", .state = ARM_CP_STATE_AA64,
3268 .type = ARM_CP_ALIAS,
3269 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 0,
3270 .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.esr_el[2]) },
3271 { .name = "IFSR32_EL2", .state = ARM_CP_STATE_AA64,
3272 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 0, .opc2 = 1,
3273 .access = PL2_RW, .resetvalue = 0,
3274 .fieldoffset = offsetof(CPUARMState, cp15.ifsr32_el2) },
3275 { .name = "FAR_EL2", .state = ARM_CP_STATE_AA64,
3276 .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 0,
3277 .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.far_el[2]) },
3278 { .name = "SPSR_EL2", .state = ARM_CP_STATE_AA64,
3279 .type = ARM_CP_ALIAS,
3280 .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 0, .opc2 = 0,
3281 .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, banked_spsr[6]) },
3282 { .name = "VBAR_EL2", .state = ARM_CP_STATE_AA64,
3283 .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 0,
3284 .access = PL2_RW, .writefn = vbar_write,
3285 .fieldoffset = offsetof(CPUARMState, cp15.vbar_el[2]),
3286 .resetvalue = 0 },
3287 { .name = "SP_EL2", .state = ARM_CP_STATE_AA64,
3288 .opc0 = 3, .opc1 = 6, .crn = 4, .crm = 1, .opc2 = 0,
3289 .access = PL3_RW, .type = ARM_CP_ALIAS,
3290 .fieldoffset = offsetof(CPUARMState, sp_el[2]) },
3291 { .name = "CPTR_EL2", .state = ARM_CP_STATE_BOTH,
3292 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 2,
3293 .access = PL2_RW, .accessfn = cptr_access, .resetvalue = 0,
3294 .fieldoffset = offsetof(CPUARMState, cp15.cptr_el[2]) },
3295 { .name = "MAIR_EL2", .state = ARM_CP_STATE_BOTH,
3296 .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 0,
3297 .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.mair_el[2]),
3298 .resetvalue = 0 },
3299 { .name = "HMAIR1", .state = ARM_CP_STATE_AA32,
3300 .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 1,
3301 .access = PL2_RW, .type = ARM_CP_ALIAS,
3302 .fieldoffset = offsetofhigh32(CPUARMState, cp15.mair_el[2]) },
3303 { .name = "AMAIR_EL2", .state = ARM_CP_STATE_BOTH,
3304 .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 0,
3305 .access = PL2_RW, .type = ARM_CP_CONST,
3306 .resetvalue = 0 },
3307 /* HAMAIR1 is mapped to AMAIR_EL2[63:32] */
3308 { .name = "HMAIR1", .state = ARM_CP_STATE_AA32,
3309 .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 1,
3310 .access = PL2_RW, .type = ARM_CP_CONST,
3311 .resetvalue = 0 },
3312 { .name = "AFSR0_EL2", .state = ARM_CP_STATE_BOTH,
3313 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 0,
3314 .access = PL2_RW, .type = ARM_CP_CONST,
3315 .resetvalue = 0 },
3316 { .name = "AFSR1_EL2", .state = ARM_CP_STATE_BOTH,
3317 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 1,
3318 .access = PL2_RW, .type = ARM_CP_CONST,
3319 .resetvalue = 0 },
3320 { .name = "TCR_EL2", .state = ARM_CP_STATE_BOTH,
3321 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 2,
3322 .access = PL2_RW, .writefn = vmsa_tcr_el1_write,
3323 .resetfn = vmsa_ttbcr_reset, .raw_writefn = raw_write,
3324 .fieldoffset = offsetof(CPUARMState, cp15.tcr_el[2]) },
3325 { .name = "VTCR", .state = ARM_CP_STATE_AA32,
3326 .cp = 15, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 2,
3327 .access = PL2_RW, .accessfn = access_el3_aa32ns,
3328 .fieldoffset = offsetof(CPUARMState, cp15.vtcr_el2) },
3329 { .name = "VTCR_EL2", .state = ARM_CP_STATE_AA64,
3330 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 2,
3331 .access = PL2_RW, .type = ARM_CP_ALIAS,
3332 .fieldoffset = offsetof(CPUARMState, cp15.vtcr_el2) },
3333 { .name = "VTTBR", .state = ARM_CP_STATE_AA32,
3334 .cp = 15, .opc1 = 6, .crm = 2,
3335 .type = ARM_CP_64BIT | ARM_CP_ALIAS,
3336 .access = PL2_RW, .accessfn = access_el3_aa32ns,
3337 .fieldoffset = offsetof(CPUARMState, cp15.vttbr_el2),
3338 .writefn = vttbr_write },
3339 { .name = "VTTBR_EL2", .state = ARM_CP_STATE_AA64,
3340 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 0,
3341 .access = PL2_RW, .writefn = vttbr_write,
3342 .fieldoffset = offsetof(CPUARMState, cp15.vttbr_el2) },
3343 { .name = "SCTLR_EL2", .state = ARM_CP_STATE_BOTH,
3344 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 0,
3345 .access = PL2_RW, .raw_writefn = raw_write, .writefn = sctlr_write,
3346 .fieldoffset = offsetof(CPUARMState, cp15.sctlr_el[2]) },
3347 { .name = "TPIDR_EL2", .state = ARM_CP_STATE_BOTH,
3348 .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 2,
3349 .access = PL2_RW, .resetvalue = 0,
3350 .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el[2]) },
3351 { .name = "TTBR0_EL2", .state = ARM_CP_STATE_AA64,
3352 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0,
3353 .access = PL2_RW, .resetvalue = 0,
3354 .fieldoffset = offsetof(CPUARMState, cp15.ttbr0_el[2]) },
3355 { .name = "HTTBR", .cp = 15, .opc1 = 4, .crm = 2,
3356 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_ALIAS,
3357 .fieldoffset = offsetof(CPUARMState, cp15.ttbr0_el[2]) },
3358 { .name = "TLBI_ALLE2", .state = ARM_CP_STATE_AA64,
3359 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 0,
3360 .type = ARM_CP_NO_RAW, .access = PL2_W,
3361 .writefn = tlbi_aa64_alle2_write },
3362 { .name = "TLBI_VAE2", .state = ARM_CP_STATE_AA64,
3363 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 1,
3364 .type = ARM_CP_NO_RAW, .access = PL2_W,
3365 .writefn = tlbi_aa64_vae2_write },
3366 { .name = "TLBI_VALE2", .state = ARM_CP_STATE_AA64,
3367 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 5,
3368 .access = PL2_W, .type = ARM_CP_NO_RAW,
3369 .writefn = tlbi_aa64_vae2_write },
3370 { .name = "TLBI_ALLE2IS", .state = ARM_CP_STATE_AA64,
3371 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 0,
3372 .access = PL2_W, .type = ARM_CP_NO_RAW,
3373 .writefn = tlbi_aa64_alle2is_write },
3374 { .name = "TLBI_VAE2IS", .state = ARM_CP_STATE_AA64,
3375 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 1,
3376 .type = ARM_CP_NO_RAW, .access = PL2_W,
3377 .writefn = tlbi_aa64_vae2is_write },
3378 { .name = "TLBI_VALE2IS", .state = ARM_CP_STATE_AA64,
3379 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 5,
3380 .access = PL2_W, .type = ARM_CP_NO_RAW,
3381 .writefn = tlbi_aa64_vae2is_write },
3382 #ifndef CONFIG_USER_ONLY
3383 /* Unlike the other EL2-related AT operations, these must
3384 * UNDEF from EL3 if EL2 is not implemented, which is why we
3385 * define them here rather than with the rest of the AT ops.
3387 { .name = "AT_S1E2R", .state = ARM_CP_STATE_AA64,
3388 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 0,
3389 .access = PL2_W, .accessfn = at_s1e2_access,
3390 .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
3391 { .name = "AT_S1E2W", .state = ARM_CP_STATE_AA64,
3392 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 1,
3393 .access = PL2_W, .accessfn = at_s1e2_access,
3394 .type = ARM_CP_NO_RAW, .writefn = ats_write64 },
3395 /* The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE
3396 * if EL2 is not implemented; we choose to UNDEF. Behaviour at EL3
3397 * with SCR.NS == 0 outside Monitor mode is UNPREDICTABLE; we choose
3398 * to behave as if SCR.NS was 1.
3400 { .name = "ATS1HR", .cp = 15, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 0,
3401 .access = PL2_W,
3402 .writefn = ats1h_write, .type = ARM_CP_NO_RAW },
3403 { .name = "ATS1HW", .cp = 15, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 1,
3404 .access = PL2_W,
3405 .writefn = ats1h_write, .type = ARM_CP_NO_RAW },
3406 { .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH,
3407 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0,
3408 /* ARMv7 requires bit 0 and 1 to reset to 1. ARMv8 defines the
3409 * reset values as IMPDEF. We choose to reset to 3 to comply with
3410 * both ARMv7 and ARMv8.
3412 .access = PL2_RW, .resetvalue = 3,
3413 .fieldoffset = offsetof(CPUARMState, cp15.cnthctl_el2) },
3414 { .name = "CNTVOFF_EL2", .state = ARM_CP_STATE_AA64,
3415 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 0, .opc2 = 3,
3416 .access = PL2_RW, .type = ARM_CP_IO, .resetvalue = 0,
3417 .writefn = gt_cntvoff_write,
3418 .fieldoffset = offsetof(CPUARMState, cp15.cntvoff_el2) },
3419 { .name = "CNTVOFF", .cp = 15, .opc1 = 4, .crm = 14,
3420 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_ALIAS | ARM_CP_IO,
3421 .writefn = gt_cntvoff_write,
3422 .fieldoffset = offsetof(CPUARMState, cp15.cntvoff_el2) },
3423 { .name = "CNTHP_CVAL_EL2", .state = ARM_CP_STATE_AA64,
3424 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 2,
3425 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_HYP].cval),
3426 .type = ARM_CP_IO, .access = PL2_RW,
3427 .writefn = gt_hyp_cval_write, .raw_writefn = raw_write },
3428 { .name = "CNTHP_CVAL", .cp = 15, .opc1 = 6, .crm = 14,
3429 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_HYP].cval),
3430 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_IO,
3431 .writefn = gt_hyp_cval_write, .raw_writefn = raw_write },
3432 { .name = "CNTHP_TVAL_EL2", .state = ARM_CP_STATE_BOTH,
3433 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 0,
3434 .type = ARM_CP_IO, .access = PL2_RW,
3435 .resetfn = gt_hyp_timer_reset,
3436 .readfn = gt_hyp_tval_read, .writefn = gt_hyp_tval_write },
3437 { .name = "CNTHP_CTL_EL2", .state = ARM_CP_STATE_BOTH,
3438 .type = ARM_CP_IO,
3439 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 1,
3440 .access = PL2_RW,
3441 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_HYP].ctl),
3442 .resetvalue = 0,
3443 .writefn = gt_hyp_ctl_write, .raw_writefn = raw_write },
3444 #endif
3445 REGINFO_SENTINEL
3448 static const ARMCPRegInfo el3_cp_reginfo[] = {
3449 { .name = "SCR_EL3", .state = ARM_CP_STATE_AA64,
3450 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 1, .opc2 = 0,
3451 .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.scr_el3),
3452 .resetvalue = 0, .writefn = scr_write },
3453 { .name = "SCR", .type = ARM_CP_ALIAS,
3454 .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 0,
3455 .access = PL3_RW, .fieldoffset = offsetoflow32(CPUARMState, cp15.scr_el3),
3456 .writefn = scr_write },
3457 { .name = "SDER32_EL3", .state = ARM_CP_STATE_AA64,
3458 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 1, .opc2 = 1,
3459 .access = PL3_RW, .resetvalue = 0,
3460 .fieldoffset = offsetof(CPUARMState, cp15.sder) },
3461 { .name = "SDER",
3462 .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 1,
3463 .access = PL3_RW, .resetvalue = 0,
3464 .fieldoffset = offsetoflow32(CPUARMState, cp15.sder) },
3465 /* TODO: Implement NSACR trapping of secure EL1 accesses to EL3 */
3466 { .name = "NSACR", .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 2,
3467 .access = PL3_W | PL1_R, .resetvalue = 0,
3468 .fieldoffset = offsetof(CPUARMState, cp15.nsacr) },
3469 { .name = "MVBAR", .cp = 15, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1,
3470 .access = PL3_RW, .writefn = vbar_write, .resetvalue = 0,
3471 .fieldoffset = offsetof(CPUARMState, cp15.mvbar) },
3472 { .name = "SCTLR_EL3", .state = ARM_CP_STATE_AA64,
3473 .type = ARM_CP_ALIAS, /* reset handled by AArch32 view */
3474 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 0, .opc2 = 0,
3475 .access = PL3_RW, .raw_writefn = raw_write, .writefn = sctlr_write,
3476 .fieldoffset = offsetof(CPUARMState, cp15.sctlr_el[3]) },
3477 { .name = "TTBR0_EL3", .state = ARM_CP_STATE_AA64,
3478 .opc0 = 3, .opc1 = 6, .crn = 2, .crm = 0, .opc2 = 0,
3479 .access = PL3_RW, .writefn = vmsa_ttbr_write, .resetvalue = 0,
3480 .fieldoffset = offsetof(CPUARMState, cp15.ttbr0_el[3]) },
3481 { .name = "TCR_EL3", .state = ARM_CP_STATE_AA64,
3482 .opc0 = 3, .opc1 = 6, .crn = 2, .crm = 0, .opc2 = 2,
3483 .access = PL3_RW, .writefn = vmsa_tcr_el1_write,
3484 .resetfn = vmsa_ttbcr_reset, .raw_writefn = raw_write,
3485 .fieldoffset = offsetof(CPUARMState, cp15.tcr_el[3]) },
3486 { .name = "ELR_EL3", .state = ARM_CP_STATE_AA64,
3487 .type = ARM_CP_ALIAS,
3488 .opc0 = 3, .opc1 = 6, .crn = 4, .crm = 0, .opc2 = 1,
3489 .access = PL3_RW,
3490 .fieldoffset = offsetof(CPUARMState, elr_el[3]) },
3491 { .name = "ESR_EL3", .state = ARM_CP_STATE_AA64,
3492 .type = ARM_CP_ALIAS,
3493 .opc0 = 3, .opc1 = 6, .crn = 5, .crm = 2, .opc2 = 0,
3494 .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.esr_el[3]) },
3495 { .name = "FAR_EL3", .state = ARM_CP_STATE_AA64,
3496 .opc0 = 3, .opc1 = 6, .crn = 6, .crm = 0, .opc2 = 0,
3497 .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.far_el[3]) },
3498 { .name = "SPSR_EL3", .state = ARM_CP_STATE_AA64,
3499 .type = ARM_CP_ALIAS,
3500 .opc0 = 3, .opc1 = 6, .crn = 4, .crm = 0, .opc2 = 0,
3501 .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, banked_spsr[7]) },
3502 { .name = "VBAR_EL3", .state = ARM_CP_STATE_AA64,
3503 .opc0 = 3, .opc1 = 6, .crn = 12, .crm = 0, .opc2 = 0,
3504 .access = PL3_RW, .writefn = vbar_write,
3505 .fieldoffset = offsetof(CPUARMState, cp15.vbar_el[3]),
3506 .resetvalue = 0 },
3507 { .name = "CPTR_EL3", .state = ARM_CP_STATE_AA64,
3508 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 1, .opc2 = 2,
3509 .access = PL3_RW, .accessfn = cptr_access, .resetvalue = 0,
3510 .fieldoffset = offsetof(CPUARMState, cp15.cptr_el[3]) },
3511 { .name = "TPIDR_EL3", .state = ARM_CP_STATE_AA64,
3512 .opc0 = 3, .opc1 = 6, .crn = 13, .crm = 0, .opc2 = 2,
3513 .access = PL3_RW, .resetvalue = 0,
3514 .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el[3]) },
3515 { .name = "AMAIR_EL3", .state = ARM_CP_STATE_AA64,
3516 .opc0 = 3, .opc1 = 6, .crn = 10, .crm = 3, .opc2 = 0,
3517 .access = PL3_RW, .type = ARM_CP_CONST,
3518 .resetvalue = 0 },
3519 { .name = "AFSR0_EL3", .state = ARM_CP_STATE_BOTH,
3520 .opc0 = 3, .opc1 = 6, .crn = 5, .crm = 1, .opc2 = 0,
3521 .access = PL3_RW, .type = ARM_CP_CONST,
3522 .resetvalue = 0 },
3523 { .name = "AFSR1_EL3", .state = ARM_CP_STATE_BOTH,
3524 .opc0 = 3, .opc1 = 6, .crn = 5, .crm = 1, .opc2 = 1,
3525 .access = PL3_RW, .type = ARM_CP_CONST,
3526 .resetvalue = 0 },
3527 { .name = "TLBI_ALLE3IS", .state = ARM_CP_STATE_AA64,
3528 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 3, .opc2 = 0,
3529 .access = PL3_W, .type = ARM_CP_NO_RAW,
3530 .writefn = tlbi_aa64_alle3is_write },
3531 { .name = "TLBI_VAE3IS", .state = ARM_CP_STATE_AA64,
3532 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 3, .opc2 = 1,
3533 .access = PL3_W, .type = ARM_CP_NO_RAW,
3534 .writefn = tlbi_aa64_vae3is_write },
3535 { .name = "TLBI_VALE3IS", .state = ARM_CP_STATE_AA64,
3536 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 3, .opc2 = 5,
3537 .access = PL3_W, .type = ARM_CP_NO_RAW,
3538 .writefn = tlbi_aa64_vae3is_write },
3539 { .name = "TLBI_ALLE3", .state = ARM_CP_STATE_AA64,
3540 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 7, .opc2 = 0,
3541 .access = PL3_W, .type = ARM_CP_NO_RAW,
3542 .writefn = tlbi_aa64_alle3_write },
3543 { .name = "TLBI_VAE3", .state = ARM_CP_STATE_AA64,
3544 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 7, .opc2 = 1,
3545 .access = PL3_W, .type = ARM_CP_NO_RAW,
3546 .writefn = tlbi_aa64_vae3_write },
3547 { .name = "TLBI_VALE3", .state = ARM_CP_STATE_AA64,
3548 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 7, .opc2 = 5,
3549 .access = PL3_W, .type = ARM_CP_NO_RAW,
3550 .writefn = tlbi_aa64_vae3_write },
3551 REGINFO_SENTINEL
3554 static CPAccessResult ctr_el0_access(CPUARMState *env, const ARMCPRegInfo *ri)
3556 /* Only accessible in EL0 if SCTLR.UCT is set (and only in AArch64,
3557 * but the AArch32 CTR has its own reginfo struct)
3559 if (arm_current_el(env) == 0 && !(env->cp15.sctlr_el[1] & SCTLR_UCT)) {
3560 return CP_ACCESS_TRAP;
3562 return CP_ACCESS_OK;
3565 static const ARMCPRegInfo debug_cp_reginfo[] = {
3566 /* DBGDRAR, DBGDSAR: always RAZ since we don't implement memory mapped
3567 * debug components. The AArch64 version of DBGDRAR is named MDRAR_EL1;
3568 * unlike DBGDRAR it is never accessible from EL0.
3569 * DBGDSAR is deprecated and must RAZ from v8 anyway, so it has no AArch64
3570 * accessor.
3572 { .name = "DBGDRAR", .cp = 14, .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 0,
3573 .access = PL0_R, .type = ARM_CP_CONST, .resetvalue = 0 },
3574 { .name = "MDRAR_EL1", .state = ARM_CP_STATE_AA64,
3575 .opc0 = 2, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 0,
3576 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
3577 { .name = "DBGDSAR", .cp = 14, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 0,
3578 .access = PL0_R, .type = ARM_CP_CONST, .resetvalue = 0 },
3579 /* Monitor debug system control register; the 32-bit alias is DBGDSCRext. */
3580 { .name = "MDSCR_EL1", .state = ARM_CP_STATE_BOTH,
3581 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 2,
3582 .access = PL1_RW,
3583 .fieldoffset = offsetof(CPUARMState, cp15.mdscr_el1),
3584 .resetvalue = 0 },
3585 /* MDCCSR_EL0, aka DBGDSCRint. This is a read-only mirror of MDSCR_EL1.
3586 * We don't implement the configurable EL0 access.
3588 { .name = "MDCCSR_EL0", .state = ARM_CP_STATE_BOTH,
3589 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 0,
3590 .type = ARM_CP_ALIAS,
3591 .access = PL1_R,
3592 .fieldoffset = offsetof(CPUARMState, cp15.mdscr_el1), },
3593 /* We define a dummy WI OSLAR_EL1, because Linux writes to it. */
3594 { .name = "OSLAR_EL1", .state = ARM_CP_STATE_BOTH,
3595 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 4,
3596 .access = PL1_W, .type = ARM_CP_NOP },
3597 /* Dummy OSDLR_EL1: 32-bit Linux will read this */
3598 { .name = "OSDLR_EL1", .state = ARM_CP_STATE_BOTH,
3599 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 1, .crm = 3, .opc2 = 4,
3600 .access = PL1_RW, .type = ARM_CP_NOP },
3601 /* Dummy DBGVCR: Linux wants to clear this on startup, but we don't
3602 * implement vector catch debug events yet.
3604 { .name = "DBGVCR",
3605 .cp = 14, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 0,
3606 .access = PL1_RW, .type = ARM_CP_NOP },
3607 REGINFO_SENTINEL
3610 static const ARMCPRegInfo debug_lpae_cp_reginfo[] = {
3611 /* 64 bit access versions of the (dummy) debug registers */
3612 { .name = "DBGDRAR", .cp = 14, .crm = 1, .opc1 = 0,
3613 .access = PL0_R, .type = ARM_CP_CONST|ARM_CP_64BIT, .resetvalue = 0 },
3614 { .name = "DBGDSAR", .cp = 14, .crm = 2, .opc1 = 0,
3615 .access = PL0_R, .type = ARM_CP_CONST|ARM_CP_64BIT, .resetvalue = 0 },
3616 REGINFO_SENTINEL
3619 void hw_watchpoint_update(ARMCPU *cpu, int n)
3621 CPUARMState *env = &cpu->env;
3622 vaddr len = 0;
3623 vaddr wvr = env->cp15.dbgwvr[n];
3624 uint64_t wcr = env->cp15.dbgwcr[n];
3625 int mask;
3626 int flags = BP_CPU | BP_STOP_BEFORE_ACCESS;
3628 if (env->cpu_watchpoint[n]) {
3629 cpu_watchpoint_remove_by_ref(CPU(cpu), env->cpu_watchpoint[n]);
3630 env->cpu_watchpoint[n] = NULL;
3633 if (!extract64(wcr, 0, 1)) {
3634 /* E bit clear : watchpoint disabled */
3635 return;
3638 switch (extract64(wcr, 3, 2)) {
3639 case 0:
3640 /* LSC 00 is reserved and must behave as if the wp is disabled */
3641 return;
3642 case 1:
3643 flags |= BP_MEM_READ;
3644 break;
3645 case 2:
3646 flags |= BP_MEM_WRITE;
3647 break;
3648 case 3:
3649 flags |= BP_MEM_ACCESS;
3650 break;
3653 /* Attempts to use both MASK and BAS fields simultaneously are
3654 * CONSTRAINED UNPREDICTABLE; we opt to ignore BAS in this case,
3655 * thus generating a watchpoint for every byte in the masked region.
3657 mask = extract64(wcr, 24, 4);
3658 if (mask == 1 || mask == 2) {
3659 /* Reserved values of MASK; we must act as if the mask value was
3660 * some non-reserved value, or as if the watchpoint were disabled.
3661 * We choose the latter.
3663 return;
3664 } else if (mask) {
3665 /* Watchpoint covers an aligned area up to 2GB in size */
3666 len = 1ULL << mask;
3667 /* If masked bits in WVR are not zero it's CONSTRAINED UNPREDICTABLE
3668 * whether the watchpoint fires when the unmasked bits match; we opt
3669 * to generate the exceptions.
3671 wvr &= ~(len - 1);
3672 } else {
3673 /* Watchpoint covers bytes defined by the byte address select bits */
3674 int bas = extract64(wcr, 5, 8);
3675 int basstart;
3677 if (bas == 0) {
3678 /* This must act as if the watchpoint is disabled */
3679 return;
3682 if (extract64(wvr, 2, 1)) {
3683 /* Deprecated case of an only 4-aligned address. BAS[7:4] are
3684 * ignored, and BAS[3:0] define which bytes to watch.
3686 bas &= 0xf;
3688 /* The BAS bits are supposed to be programmed to indicate a contiguous
3689 * range of bytes. Otherwise it is CONSTRAINED UNPREDICTABLE whether
3690 * we fire for each byte in the word/doubleword addressed by the WVR.
3691 * We choose to ignore any non-zero bits after the first range of 1s.
3693 basstart = ctz32(bas);
3694 len = cto32(bas >> basstart);
3695 wvr += basstart;
3698 cpu_watchpoint_insert(CPU(cpu), wvr, len, flags,
3699 &env->cpu_watchpoint[n]);
3702 void hw_watchpoint_update_all(ARMCPU *cpu)
3704 int i;
3705 CPUARMState *env = &cpu->env;
3707 /* Completely clear out existing QEMU watchpoints and our array, to
3708 * avoid possible stale entries following migration load.
3710 cpu_watchpoint_remove_all(CPU(cpu), BP_CPU);
3711 memset(env->cpu_watchpoint, 0, sizeof(env->cpu_watchpoint));
3713 for (i = 0; i < ARRAY_SIZE(cpu->env.cpu_watchpoint); i++) {
3714 hw_watchpoint_update(cpu, i);
3718 static void dbgwvr_write(CPUARMState *env, const ARMCPRegInfo *ri,
3719 uint64_t value)
3721 ARMCPU *cpu = arm_env_get_cpu(env);
3722 int i = ri->crm;
3724 /* Bits [63:49] are hardwired to the value of bit [48]; that is, the
3725 * register reads and behaves as if values written are sign extended.
3726 * Bits [1:0] are RES0.
3728 value = sextract64(value, 0, 49) & ~3ULL;
3730 raw_write(env, ri, value);
3731 hw_watchpoint_update(cpu, i);
3734 static void dbgwcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
3735 uint64_t value)
3737 ARMCPU *cpu = arm_env_get_cpu(env);
3738 int i = ri->crm;
3740 raw_write(env, ri, value);
3741 hw_watchpoint_update(cpu, i);
3744 void hw_breakpoint_update(ARMCPU *cpu, int n)
3746 CPUARMState *env = &cpu->env;
3747 uint64_t bvr = env->cp15.dbgbvr[n];
3748 uint64_t bcr = env->cp15.dbgbcr[n];
3749 vaddr addr;
3750 int bt;
3751 int flags = BP_CPU;
3753 if (env->cpu_breakpoint[n]) {
3754 cpu_breakpoint_remove_by_ref(CPU(cpu), env->cpu_breakpoint[n]);
3755 env->cpu_breakpoint[n] = NULL;
3758 if (!extract64(bcr, 0, 1)) {
3759 /* E bit clear : watchpoint disabled */
3760 return;
3763 bt = extract64(bcr, 20, 4);
3765 switch (bt) {
3766 case 4: /* unlinked address mismatch (reserved if AArch64) */
3767 case 5: /* linked address mismatch (reserved if AArch64) */
3768 qemu_log_mask(LOG_UNIMP,
3769 "arm: address mismatch breakpoint types not implemented");
3770 return;
3771 case 0: /* unlinked address match */
3772 case 1: /* linked address match */
3774 /* Bits [63:49] are hardwired to the value of bit [48]; that is,
3775 * we behave as if the register was sign extended. Bits [1:0] are
3776 * RES0. The BAS field is used to allow setting breakpoints on 16
3777 * bit wide instructions; it is CONSTRAINED UNPREDICTABLE whether
3778 * a bp will fire if the addresses covered by the bp and the addresses
3779 * covered by the insn overlap but the insn doesn't start at the
3780 * start of the bp address range. We choose to require the insn and
3781 * the bp to have the same address. The constraints on writing to
3782 * BAS enforced in dbgbcr_write mean we have only four cases:
3783 * 0b0000 => no breakpoint
3784 * 0b0011 => breakpoint on addr
3785 * 0b1100 => breakpoint on addr + 2
3786 * 0b1111 => breakpoint on addr
3787 * See also figure D2-3 in the v8 ARM ARM (DDI0487A.c).
3789 int bas = extract64(bcr, 5, 4);
3790 addr = sextract64(bvr, 0, 49) & ~3ULL;
3791 if (bas == 0) {
3792 return;
3794 if (bas == 0xc) {
3795 addr += 2;
3797 break;
3799 case 2: /* unlinked context ID match */
3800 case 8: /* unlinked VMID match (reserved if no EL2) */
3801 case 10: /* unlinked context ID and VMID match (reserved if no EL2) */
3802 qemu_log_mask(LOG_UNIMP,
3803 "arm: unlinked context breakpoint types not implemented");
3804 return;
3805 case 9: /* linked VMID match (reserved if no EL2) */
3806 case 11: /* linked context ID and VMID match (reserved if no EL2) */
3807 case 3: /* linked context ID match */
3808 default:
3809 /* We must generate no events for Linked context matches (unless
3810 * they are linked to by some other bp/wp, which is handled in
3811 * updates for the linking bp/wp). We choose to also generate no events
3812 * for reserved values.
3814 return;
3817 cpu_breakpoint_insert(CPU(cpu), addr, flags, &env->cpu_breakpoint[n]);
3820 void hw_breakpoint_update_all(ARMCPU *cpu)
3822 int i;
3823 CPUARMState *env = &cpu->env;
3825 /* Completely clear out existing QEMU breakpoints and our array, to
3826 * avoid possible stale entries following migration load.
3828 cpu_breakpoint_remove_all(CPU(cpu), BP_CPU);
3829 memset(env->cpu_breakpoint, 0, sizeof(env->cpu_breakpoint));
3831 for (i = 0; i < ARRAY_SIZE(cpu->env.cpu_breakpoint); i++) {
3832 hw_breakpoint_update(cpu, i);
3836 static void dbgbvr_write(CPUARMState *env, const ARMCPRegInfo *ri,
3837 uint64_t value)
3839 ARMCPU *cpu = arm_env_get_cpu(env);
3840 int i = ri->crm;
3842 raw_write(env, ri, value);
3843 hw_breakpoint_update(cpu, i);
3846 static void dbgbcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
3847 uint64_t value)
3849 ARMCPU *cpu = arm_env_get_cpu(env);
3850 int i = ri->crm;
3852 /* BAS[3] is a read-only copy of BAS[2], and BAS[1] a read-only
3853 * copy of BAS[0].
3855 value = deposit64(value, 6, 1, extract64(value, 5, 1));
3856 value = deposit64(value, 8, 1, extract64(value, 7, 1));
3858 raw_write(env, ri, value);
3859 hw_breakpoint_update(cpu, i);
3862 static void define_debug_regs(ARMCPU *cpu)
3864 /* Define v7 and v8 architectural debug registers.
3865 * These are just dummy implementations for now.
3867 int i;
3868 int wrps, brps, ctx_cmps;
3869 ARMCPRegInfo dbgdidr = {
3870 .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0,
3871 .access = PL0_R, .type = ARM_CP_CONST, .resetvalue = cpu->dbgdidr,
3874 /* Note that all these register fields hold "number of Xs minus 1". */
3875 brps = extract32(cpu->dbgdidr, 24, 4);
3876 wrps = extract32(cpu->dbgdidr, 28, 4);
3877 ctx_cmps = extract32(cpu->dbgdidr, 20, 4);
3879 assert(ctx_cmps <= brps);
3881 /* The DBGDIDR and ID_AA64DFR0_EL1 define various properties
3882 * of the debug registers such as number of breakpoints;
3883 * check that if they both exist then they agree.
3885 if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
3886 assert(extract32(cpu->id_aa64dfr0, 12, 4) == brps);
3887 assert(extract32(cpu->id_aa64dfr0, 20, 4) == wrps);
3888 assert(extract32(cpu->id_aa64dfr0, 28, 4) == ctx_cmps);
3891 define_one_arm_cp_reg(cpu, &dbgdidr);
3892 define_arm_cp_regs(cpu, debug_cp_reginfo);
3894 if (arm_feature(&cpu->env, ARM_FEATURE_LPAE)) {
3895 define_arm_cp_regs(cpu, debug_lpae_cp_reginfo);
3898 for (i = 0; i < brps + 1; i++) {
3899 ARMCPRegInfo dbgregs[] = {
3900 { .name = "DBGBVR", .state = ARM_CP_STATE_BOTH,
3901 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = i, .opc2 = 4,
3902 .access = PL1_RW,
3903 .fieldoffset = offsetof(CPUARMState, cp15.dbgbvr[i]),
3904 .writefn = dbgbvr_write, .raw_writefn = raw_write
3906 { .name = "DBGBCR", .state = ARM_CP_STATE_BOTH,
3907 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = i, .opc2 = 5,
3908 .access = PL1_RW,
3909 .fieldoffset = offsetof(CPUARMState, cp15.dbgbcr[i]),
3910 .writefn = dbgbcr_write, .raw_writefn = raw_write
3912 REGINFO_SENTINEL
3914 define_arm_cp_regs(cpu, dbgregs);
3917 for (i = 0; i < wrps + 1; i++) {
3918 ARMCPRegInfo dbgregs[] = {
3919 { .name = "DBGWVR", .state = ARM_CP_STATE_BOTH,
3920 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = i, .opc2 = 6,
3921 .access = PL1_RW,
3922 .fieldoffset = offsetof(CPUARMState, cp15.dbgwvr[i]),
3923 .writefn = dbgwvr_write, .raw_writefn = raw_write
3925 { .name = "DBGWCR", .state = ARM_CP_STATE_BOTH,
3926 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = i, .opc2 = 7,
3927 .access = PL1_RW,
3928 .fieldoffset = offsetof(CPUARMState, cp15.dbgwcr[i]),
3929 .writefn = dbgwcr_write, .raw_writefn = raw_write
3931 REGINFO_SENTINEL
3933 define_arm_cp_regs(cpu, dbgregs);
3937 void register_cp_regs_for_features(ARMCPU *cpu)
3939 /* Register all the coprocessor registers based on feature bits */
3940 CPUARMState *env = &cpu->env;
3941 if (arm_feature(env, ARM_FEATURE_M)) {
3942 /* M profile has no coprocessor registers */
3943 return;
3946 define_arm_cp_regs(cpu, cp_reginfo);
3947 if (!arm_feature(env, ARM_FEATURE_V8)) {
3948 /* Must go early as it is full of wildcards that may be
3949 * overridden by later definitions.
3951 define_arm_cp_regs(cpu, not_v8_cp_reginfo);
3954 if (arm_feature(env, ARM_FEATURE_V6)) {
3955 /* The ID registers all have impdef reset values */
3956 ARMCPRegInfo v6_idregs[] = {
3957 { .name = "ID_PFR0", .state = ARM_CP_STATE_BOTH,
3958 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 0,
3959 .access = PL1_R, .type = ARM_CP_CONST,
3960 .resetvalue = cpu->id_pfr0 },
3961 { .name = "ID_PFR1", .state = ARM_CP_STATE_BOTH,
3962 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 1,
3963 .access = PL1_R, .type = ARM_CP_CONST,
3964 .resetvalue = cpu->id_pfr1 },
3965 { .name = "ID_DFR0", .state = ARM_CP_STATE_BOTH,
3966 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 2,
3967 .access = PL1_R, .type = ARM_CP_CONST,
3968 .resetvalue = cpu->id_dfr0 },
3969 { .name = "ID_AFR0", .state = ARM_CP_STATE_BOTH,
3970 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 3,
3971 .access = PL1_R, .type = ARM_CP_CONST,
3972 .resetvalue = cpu->id_afr0 },
3973 { .name = "ID_MMFR0", .state = ARM_CP_STATE_BOTH,
3974 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 4,
3975 .access = PL1_R, .type = ARM_CP_CONST,
3976 .resetvalue = cpu->id_mmfr0 },
3977 { .name = "ID_MMFR1", .state = ARM_CP_STATE_BOTH,
3978 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 5,
3979 .access = PL1_R, .type = ARM_CP_CONST,
3980 .resetvalue = cpu->id_mmfr1 },
3981 { .name = "ID_MMFR2", .state = ARM_CP_STATE_BOTH,
3982 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 6,
3983 .access = PL1_R, .type = ARM_CP_CONST,
3984 .resetvalue = cpu->id_mmfr2 },
3985 { .name = "ID_MMFR3", .state = ARM_CP_STATE_BOTH,
3986 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 7,
3987 .access = PL1_R, .type = ARM_CP_CONST,
3988 .resetvalue = cpu->id_mmfr3 },
3989 { .name = "ID_ISAR0", .state = ARM_CP_STATE_BOTH,
3990 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 0,
3991 .access = PL1_R, .type = ARM_CP_CONST,
3992 .resetvalue = cpu->id_isar0 },
3993 { .name = "ID_ISAR1", .state = ARM_CP_STATE_BOTH,
3994 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 1,
3995 .access = PL1_R, .type = ARM_CP_CONST,
3996 .resetvalue = cpu->id_isar1 },
3997 { .name = "ID_ISAR2", .state = ARM_CP_STATE_BOTH,
3998 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 2,
3999 .access = PL1_R, .type = ARM_CP_CONST,
4000 .resetvalue = cpu->id_isar2 },
4001 { .name = "ID_ISAR3", .state = ARM_CP_STATE_BOTH,
4002 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 3,
4003 .access = PL1_R, .type = ARM_CP_CONST,
4004 .resetvalue = cpu->id_isar3 },
4005 { .name = "ID_ISAR4", .state = ARM_CP_STATE_BOTH,
4006 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 4,
4007 .access = PL1_R, .type = ARM_CP_CONST,
4008 .resetvalue = cpu->id_isar4 },
4009 { .name = "ID_ISAR5", .state = ARM_CP_STATE_BOTH,
4010 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 5,
4011 .access = PL1_R, .type = ARM_CP_CONST,
4012 .resetvalue = cpu->id_isar5 },
4013 /* 6..7 are as yet unallocated and must RAZ */
4014 { .name = "ID_ISAR6", .cp = 15, .crn = 0, .crm = 2,
4015 .opc1 = 0, .opc2 = 6, .access = PL1_R, .type = ARM_CP_CONST,
4016 .resetvalue = 0 },
4017 { .name = "ID_ISAR7", .cp = 15, .crn = 0, .crm = 2,
4018 .opc1 = 0, .opc2 = 7, .access = PL1_R, .type = ARM_CP_CONST,
4019 .resetvalue = 0 },
4020 REGINFO_SENTINEL
4022 define_arm_cp_regs(cpu, v6_idregs);
4023 define_arm_cp_regs(cpu, v6_cp_reginfo);
4024 } else {
4025 define_arm_cp_regs(cpu, not_v6_cp_reginfo);
4027 if (arm_feature(env, ARM_FEATURE_V6K)) {
4028 define_arm_cp_regs(cpu, v6k_cp_reginfo);
4030 if (arm_feature(env, ARM_FEATURE_V7MP) &&
4031 !arm_feature(env, ARM_FEATURE_MPU)) {
4032 define_arm_cp_regs(cpu, v7mp_cp_reginfo);
4034 if (arm_feature(env, ARM_FEATURE_V7)) {
4035 /* v7 performance monitor control register: same implementor
4036 * field as main ID register, and we implement only the cycle
4037 * count register.
4039 #ifndef CONFIG_USER_ONLY
4040 ARMCPRegInfo pmcr = {
4041 .name = "PMCR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 0,
4042 .access = PL0_RW,
4043 .type = ARM_CP_IO | ARM_CP_ALIAS,
4044 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmcr),
4045 .accessfn = pmreg_access, .writefn = pmcr_write,
4046 .raw_writefn = raw_write,
4048 ARMCPRegInfo pmcr64 = {
4049 .name = "PMCR_EL0", .state = ARM_CP_STATE_AA64,
4050 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 0,
4051 .access = PL0_RW, .accessfn = pmreg_access,
4052 .type = ARM_CP_IO,
4053 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmcr),
4054 .resetvalue = cpu->midr & 0xff000000,
4055 .writefn = pmcr_write, .raw_writefn = raw_write,
4057 define_one_arm_cp_reg(cpu, &pmcr);
4058 define_one_arm_cp_reg(cpu, &pmcr64);
4059 #endif
4060 ARMCPRegInfo clidr = {
4061 .name = "CLIDR", .state = ARM_CP_STATE_BOTH,
4062 .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = 1,
4063 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = cpu->clidr
4065 define_one_arm_cp_reg(cpu, &clidr);
4066 define_arm_cp_regs(cpu, v7_cp_reginfo);
4067 define_debug_regs(cpu);
4068 } else {
4069 define_arm_cp_regs(cpu, not_v7_cp_reginfo);
4071 if (arm_feature(env, ARM_FEATURE_V8)) {
4072 /* AArch64 ID registers, which all have impdef reset values */
4073 ARMCPRegInfo v8_idregs[] = {
4074 { .name = "ID_AA64PFR0_EL1", .state = ARM_CP_STATE_AA64,
4075 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 0,
4076 .access = PL1_R, .type = ARM_CP_CONST,
4077 .resetvalue = cpu->id_aa64pfr0 },
4078 { .name = "ID_AA64PFR1_EL1", .state = ARM_CP_STATE_AA64,
4079 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 1,
4080 .access = PL1_R, .type = ARM_CP_CONST,
4081 .resetvalue = cpu->id_aa64pfr1},
4082 { .name = "ID_AA64DFR0_EL1", .state = ARM_CP_STATE_AA64,
4083 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 0,
4084 .access = PL1_R, .type = ARM_CP_CONST,
4085 /* We mask out the PMUVer field, because we don't currently
4086 * implement the PMU. Not advertising it prevents the guest
4087 * from trying to use it and getting UNDEFs on registers we
4088 * don't implement.
4090 .resetvalue = cpu->id_aa64dfr0 & ~0xf00 },
4091 { .name = "ID_AA64DFR1_EL1", .state = ARM_CP_STATE_AA64,
4092 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 1,
4093 .access = PL1_R, .type = ARM_CP_CONST,
4094 .resetvalue = cpu->id_aa64dfr1 },
4095 { .name = "ID_AA64AFR0_EL1", .state = ARM_CP_STATE_AA64,
4096 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 4,
4097 .access = PL1_R, .type = ARM_CP_CONST,
4098 .resetvalue = cpu->id_aa64afr0 },
4099 { .name = "ID_AA64AFR1_EL1", .state = ARM_CP_STATE_AA64,
4100 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 5,
4101 .access = PL1_R, .type = ARM_CP_CONST,
4102 .resetvalue = cpu->id_aa64afr1 },
4103 { .name = "ID_AA64ISAR0_EL1", .state = ARM_CP_STATE_AA64,
4104 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 0,
4105 .access = PL1_R, .type = ARM_CP_CONST,
4106 .resetvalue = cpu->id_aa64isar0 },
4107 { .name = "ID_AA64ISAR1_EL1", .state = ARM_CP_STATE_AA64,
4108 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 1,
4109 .access = PL1_R, .type = ARM_CP_CONST,
4110 .resetvalue = cpu->id_aa64isar1 },
4111 { .name = "ID_AA64MMFR0_EL1", .state = ARM_CP_STATE_AA64,
4112 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 0,
4113 .access = PL1_R, .type = ARM_CP_CONST,
4114 .resetvalue = cpu->id_aa64mmfr0 },
4115 { .name = "ID_AA64MMFR1_EL1", .state = ARM_CP_STATE_AA64,
4116 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 1,
4117 .access = PL1_R, .type = ARM_CP_CONST,
4118 .resetvalue = cpu->id_aa64mmfr1 },
4119 { .name = "MVFR0_EL1", .state = ARM_CP_STATE_AA64,
4120 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 0,
4121 .access = PL1_R, .type = ARM_CP_CONST,
4122 .resetvalue = cpu->mvfr0 },
4123 { .name = "MVFR1_EL1", .state = ARM_CP_STATE_AA64,
4124 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 1,
4125 .access = PL1_R, .type = ARM_CP_CONST,
4126 .resetvalue = cpu->mvfr1 },
4127 { .name = "MVFR2_EL1", .state = ARM_CP_STATE_AA64,
4128 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 2,
4129 .access = PL1_R, .type = ARM_CP_CONST,
4130 .resetvalue = cpu->mvfr2 },
4131 REGINFO_SENTINEL
4133 /* RVBAR_EL1 is only implemented if EL1 is the highest EL */
4134 if (!arm_feature(env, ARM_FEATURE_EL3) &&
4135 !arm_feature(env, ARM_FEATURE_EL2)) {
4136 ARMCPRegInfo rvbar = {
4137 .name = "RVBAR_EL1", .state = ARM_CP_STATE_AA64,
4138 .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1,
4139 .type = ARM_CP_CONST, .access = PL1_R, .resetvalue = cpu->rvbar
4141 define_one_arm_cp_reg(cpu, &rvbar);
4143 define_arm_cp_regs(cpu, v8_idregs);
4144 define_arm_cp_regs(cpu, v8_cp_reginfo);
4146 if (arm_feature(env, ARM_FEATURE_EL2)) {
4147 uint64_t vmpidr_def = mpidr_read_val(env);
4148 ARMCPRegInfo vpidr_regs[] = {
4149 { .name = "VPIDR", .state = ARM_CP_STATE_AA32,
4150 .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0,
4151 .access = PL2_RW, .accessfn = access_el3_aa32ns,
4152 .resetvalue = cpu->midr,
4153 .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) },
4154 { .name = "VPIDR_EL2", .state = ARM_CP_STATE_AA64,
4155 .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0,
4156 .access = PL2_RW, .resetvalue = cpu->midr,
4157 .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) },
4158 { .name = "VMPIDR", .state = ARM_CP_STATE_AA32,
4159 .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5,
4160 .access = PL2_RW, .accessfn = access_el3_aa32ns,
4161 .resetvalue = vmpidr_def,
4162 .fieldoffset = offsetof(CPUARMState, cp15.vmpidr_el2) },
4163 { .name = "VMPIDR_EL2", .state = ARM_CP_STATE_AA64,
4164 .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5,
4165 .access = PL2_RW,
4166 .resetvalue = vmpidr_def,
4167 .fieldoffset = offsetof(CPUARMState, cp15.vmpidr_el2) },
4168 REGINFO_SENTINEL
4170 define_arm_cp_regs(cpu, vpidr_regs);
4171 define_arm_cp_regs(cpu, el2_cp_reginfo);
4172 /* RVBAR_EL2 is only implemented if EL2 is the highest EL */
4173 if (!arm_feature(env, ARM_FEATURE_EL3)) {
4174 ARMCPRegInfo rvbar = {
4175 .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64,
4176 .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1,
4177 .type = ARM_CP_CONST, .access = PL2_R, .resetvalue = cpu->rvbar
4179 define_one_arm_cp_reg(cpu, &rvbar);
4181 } else {
4182 /* If EL2 is missing but higher ELs are enabled, we need to
4183 * register the no_el2 reginfos.
4185 if (arm_feature(env, ARM_FEATURE_EL3)) {
4186 /* When EL3 exists but not EL2, VPIDR and VMPIDR take the value
4187 * of MIDR_EL1 and MPIDR_EL1.
4189 ARMCPRegInfo vpidr_regs[] = {
4190 { .name = "VPIDR_EL2", .state = ARM_CP_STATE_BOTH,
4191 .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0,
4192 .access = PL2_RW, .accessfn = access_el3_aa32ns_aa64any,
4193 .type = ARM_CP_CONST, .resetvalue = cpu->midr,
4194 .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) },
4195 { .name = "VMPIDR_EL2", .state = ARM_CP_STATE_BOTH,
4196 .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5,
4197 .access = PL2_RW, .accessfn = access_el3_aa32ns_aa64any,
4198 .type = ARM_CP_NO_RAW,
4199 .writefn = arm_cp_write_ignore, .readfn = mpidr_read },
4200 REGINFO_SENTINEL
4202 define_arm_cp_regs(cpu, vpidr_regs);
4203 define_arm_cp_regs(cpu, el3_no_el2_cp_reginfo);
4206 if (arm_feature(env, ARM_FEATURE_EL3)) {
4207 define_arm_cp_regs(cpu, el3_cp_reginfo);
4208 ARMCPRegInfo rvbar = {
4209 .name = "RVBAR_EL3", .state = ARM_CP_STATE_AA64,
4210 .opc0 = 3, .opc1 = 6, .crn = 12, .crm = 0, .opc2 = 1,
4211 .type = ARM_CP_CONST, .access = PL3_R, .resetvalue = cpu->rvbar
4213 define_one_arm_cp_reg(cpu, &rvbar);
4215 if (arm_feature(env, ARM_FEATURE_MPU)) {
4216 if (arm_feature(env, ARM_FEATURE_V6)) {
4217 /* PMSAv6 not implemented */
4218 assert(arm_feature(env, ARM_FEATURE_V7));
4219 define_arm_cp_regs(cpu, vmsa_pmsa_cp_reginfo);
4220 define_arm_cp_regs(cpu, pmsav7_cp_reginfo);
4221 } else {
4222 define_arm_cp_regs(cpu, pmsav5_cp_reginfo);
4224 } else {
4225 define_arm_cp_regs(cpu, vmsa_pmsa_cp_reginfo);
4226 define_arm_cp_regs(cpu, vmsa_cp_reginfo);
4228 if (arm_feature(env, ARM_FEATURE_THUMB2EE)) {
4229 define_arm_cp_regs(cpu, t2ee_cp_reginfo);
4231 if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) {
4232 define_arm_cp_regs(cpu, generic_timer_cp_reginfo);
4234 if (arm_feature(env, ARM_FEATURE_VAPA)) {
4235 define_arm_cp_regs(cpu, vapa_cp_reginfo);
4237 if (arm_feature(env, ARM_FEATURE_CACHE_TEST_CLEAN)) {
4238 define_arm_cp_regs(cpu, cache_test_clean_cp_reginfo);
4240 if (arm_feature(env, ARM_FEATURE_CACHE_DIRTY_REG)) {
4241 define_arm_cp_regs(cpu, cache_dirty_status_cp_reginfo);
4243 if (arm_feature(env, ARM_FEATURE_CACHE_BLOCK_OPS)) {
4244 define_arm_cp_regs(cpu, cache_block_ops_cp_reginfo);
4246 if (arm_feature(env, ARM_FEATURE_OMAPCP)) {
4247 define_arm_cp_regs(cpu, omap_cp_reginfo);
4249 if (arm_feature(env, ARM_FEATURE_STRONGARM)) {
4250 define_arm_cp_regs(cpu, strongarm_cp_reginfo);
4252 if (arm_feature(env, ARM_FEATURE_XSCALE)) {
4253 define_arm_cp_regs(cpu, xscale_cp_reginfo);
4255 if (arm_feature(env, ARM_FEATURE_DUMMY_C15_REGS)) {
4256 define_arm_cp_regs(cpu, dummy_c15_cp_reginfo);
4258 if (arm_feature(env, ARM_FEATURE_LPAE)) {
4259 define_arm_cp_regs(cpu, lpae_cp_reginfo);
4261 /* Slightly awkwardly, the OMAP and StrongARM cores need all of
4262 * cp15 crn=0 to be writes-ignored, whereas for other cores they should
4263 * be read-only (ie write causes UNDEF exception).
4266 ARMCPRegInfo id_pre_v8_midr_cp_reginfo[] = {
4267 /* Pre-v8 MIDR space.
4268 * Note that the MIDR isn't a simple constant register because
4269 * of the TI925 behaviour where writes to another register can
4270 * cause the MIDR value to change.
4272 * Unimplemented registers in the c15 0 0 0 space default to
4273 * MIDR. Define MIDR first as this entire space, then CTR, TCMTR
4274 * and friends override accordingly.
4276 { .name = "MIDR",
4277 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = CP_ANY,
4278 .access = PL1_R, .resetvalue = cpu->midr,
4279 .writefn = arm_cp_write_ignore, .raw_writefn = raw_write,
4280 .readfn = midr_read,
4281 .fieldoffset = offsetof(CPUARMState, cp15.c0_cpuid),
4282 .type = ARM_CP_OVERRIDE },
4283 /* crn = 0 op1 = 0 crm = 3..7 : currently unassigned; we RAZ. */
4284 { .name = "DUMMY",
4285 .cp = 15, .crn = 0, .crm = 3, .opc1 = 0, .opc2 = CP_ANY,
4286 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
4287 { .name = "DUMMY",
4288 .cp = 15, .crn = 0, .crm = 4, .opc1 = 0, .opc2 = CP_ANY,
4289 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
4290 { .name = "DUMMY",
4291 .cp = 15, .crn = 0, .crm = 5, .opc1 = 0, .opc2 = CP_ANY,
4292 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
4293 { .name = "DUMMY",
4294 .cp = 15, .crn = 0, .crm = 6, .opc1 = 0, .opc2 = CP_ANY,
4295 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
4296 { .name = "DUMMY",
4297 .cp = 15, .crn = 0, .crm = 7, .opc1 = 0, .opc2 = CP_ANY,
4298 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
4299 REGINFO_SENTINEL
4301 ARMCPRegInfo id_v8_midr_cp_reginfo[] = {
4302 { .name = "MIDR_EL1", .state = ARM_CP_STATE_BOTH,
4303 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 0, .opc2 = 0,
4304 .access = PL1_R, .type = ARM_CP_NO_RAW, .resetvalue = cpu->midr,
4305 .fieldoffset = offsetof(CPUARMState, cp15.c0_cpuid),
4306 .readfn = midr_read },
4307 /* crn = 0 op1 = 0 crm = 0 op2 = 4,7 : AArch32 aliases of MIDR */
4308 { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST,
4309 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4,
4310 .access = PL1_R, .resetvalue = cpu->midr },
4311 { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST,
4312 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 7,
4313 .access = PL1_R, .resetvalue = cpu->midr },
4314 { .name = "REVIDR_EL1", .state = ARM_CP_STATE_BOTH,
4315 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 0, .opc2 = 6,
4316 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = cpu->revidr },
4317 REGINFO_SENTINEL
4319 ARMCPRegInfo id_cp_reginfo[] = {
4320 /* These are common to v8 and pre-v8 */
4321 { .name = "CTR",
4322 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 1,
4323 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = cpu->ctr },
4324 { .name = "CTR_EL0", .state = ARM_CP_STATE_AA64,
4325 .opc0 = 3, .opc1 = 3, .opc2 = 1, .crn = 0, .crm = 0,
4326 .access = PL0_R, .accessfn = ctr_el0_access,
4327 .type = ARM_CP_CONST, .resetvalue = cpu->ctr },
4328 /* TCMTR and TLBTR exist in v8 but have no 64-bit versions */
4329 { .name = "TCMTR",
4330 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 2,
4331 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
4332 REGINFO_SENTINEL
4334 /* TLBTR is specific to VMSA */
4335 ARMCPRegInfo id_tlbtr_reginfo = {
4336 .name = "TLBTR",
4337 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 3,
4338 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0,
4340 /* MPUIR is specific to PMSA V6+ */
4341 ARMCPRegInfo id_mpuir_reginfo = {
4342 .name = "MPUIR",
4343 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4,
4344 .access = PL1_R, .type = ARM_CP_CONST,
4345 .resetvalue = cpu->pmsav7_dregion << 8
4347 ARMCPRegInfo crn0_wi_reginfo = {
4348 .name = "CRN0_WI", .cp = 15, .crn = 0, .crm = CP_ANY,
4349 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_W,
4350 .type = ARM_CP_NOP | ARM_CP_OVERRIDE
4352 if (arm_feature(env, ARM_FEATURE_OMAPCP) ||
4353 arm_feature(env, ARM_FEATURE_STRONGARM)) {
4354 ARMCPRegInfo *r;
4355 /* Register the blanket "writes ignored" value first to cover the
4356 * whole space. Then update the specific ID registers to allow write
4357 * access, so that they ignore writes rather than causing them to
4358 * UNDEF.
4360 define_one_arm_cp_reg(cpu, &crn0_wi_reginfo);
4361 for (r = id_pre_v8_midr_cp_reginfo;
4362 r->type != ARM_CP_SENTINEL; r++) {
4363 r->access = PL1_RW;
4365 for (r = id_cp_reginfo; r->type != ARM_CP_SENTINEL; r++) {
4366 r->access = PL1_RW;
4368 id_tlbtr_reginfo.access = PL1_RW;
4369 id_tlbtr_reginfo.access = PL1_RW;
4371 if (arm_feature(env, ARM_FEATURE_V8)) {
4372 define_arm_cp_regs(cpu, id_v8_midr_cp_reginfo);
4373 } else {
4374 define_arm_cp_regs(cpu, id_pre_v8_midr_cp_reginfo);
4376 define_arm_cp_regs(cpu, id_cp_reginfo);
4377 if (!arm_feature(env, ARM_FEATURE_MPU)) {
4378 define_one_arm_cp_reg(cpu, &id_tlbtr_reginfo);
4379 } else if (arm_feature(env, ARM_FEATURE_V7)) {
4380 define_one_arm_cp_reg(cpu, &id_mpuir_reginfo);
4384 if (arm_feature(env, ARM_FEATURE_MPIDR)) {
4385 define_arm_cp_regs(cpu, mpidr_cp_reginfo);
4388 if (arm_feature(env, ARM_FEATURE_AUXCR)) {
4389 ARMCPRegInfo auxcr_reginfo[] = {
4390 { .name = "ACTLR_EL1", .state = ARM_CP_STATE_BOTH,
4391 .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 1,
4392 .access = PL1_RW, .type = ARM_CP_CONST,
4393 .resetvalue = cpu->reset_auxcr },
4394 { .name = "ACTLR_EL2", .state = ARM_CP_STATE_BOTH,
4395 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 1,
4396 .access = PL2_RW, .type = ARM_CP_CONST,
4397 .resetvalue = 0 },
4398 { .name = "ACTLR_EL3", .state = ARM_CP_STATE_AA64,
4399 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 0, .opc2 = 1,
4400 .access = PL3_RW, .type = ARM_CP_CONST,
4401 .resetvalue = 0 },
4402 REGINFO_SENTINEL
4404 define_arm_cp_regs(cpu, auxcr_reginfo);
4407 if (arm_feature(env, ARM_FEATURE_CBAR)) {
4408 if (arm_feature(env, ARM_FEATURE_AARCH64)) {
4409 /* 32 bit view is [31:18] 0...0 [43:32]. */
4410 uint32_t cbar32 = (extract64(cpu->reset_cbar, 18, 14) << 18)
4411 | extract64(cpu->reset_cbar, 32, 12);
4412 ARMCPRegInfo cbar_reginfo[] = {
4413 { .name = "CBAR",
4414 .type = ARM_CP_CONST,
4415 .cp = 15, .crn = 15, .crm = 0, .opc1 = 4, .opc2 = 0,
4416 .access = PL1_R, .resetvalue = cpu->reset_cbar },
4417 { .name = "CBAR_EL1", .state = ARM_CP_STATE_AA64,
4418 .type = ARM_CP_CONST,
4419 .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 0,
4420 .access = PL1_R, .resetvalue = cbar32 },
4421 REGINFO_SENTINEL
4423 /* We don't implement a r/w 64 bit CBAR currently */
4424 assert(arm_feature(env, ARM_FEATURE_CBAR_RO));
4425 define_arm_cp_regs(cpu, cbar_reginfo);
4426 } else {
4427 ARMCPRegInfo cbar = {
4428 .name = "CBAR",
4429 .cp = 15, .crn = 15, .crm = 0, .opc1 = 4, .opc2 = 0,
4430 .access = PL1_R|PL3_W, .resetvalue = cpu->reset_cbar,
4431 .fieldoffset = offsetof(CPUARMState,
4432 cp15.c15_config_base_address)
4434 if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
4435 cbar.access = PL1_R;
4436 cbar.fieldoffset = 0;
4437 cbar.type = ARM_CP_CONST;
4439 define_one_arm_cp_reg(cpu, &cbar);
4443 /* Generic registers whose values depend on the implementation */
4445 ARMCPRegInfo sctlr = {
4446 .name = "SCTLR", .state = ARM_CP_STATE_BOTH,
4447 .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 0,
4448 .access = PL1_RW,
4449 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.sctlr_s),
4450 offsetof(CPUARMState, cp15.sctlr_ns) },
4451 .writefn = sctlr_write, .resetvalue = cpu->reset_sctlr,
4452 .raw_writefn = raw_write,
4454 if (arm_feature(env, ARM_FEATURE_XSCALE)) {
4455 /* Normally we would always end the TB on an SCTLR write, but Linux
4456 * arch/arm/mach-pxa/sleep.S expects two instructions following
4457 * an MMU enable to execute from cache. Imitate this behaviour.
4459 sctlr.type |= ARM_CP_SUPPRESS_TB_END;
4461 define_one_arm_cp_reg(cpu, &sctlr);
4465 ARMCPU *cpu_arm_init(const char *cpu_model)
4467 return ARM_CPU(cpu_generic_init(TYPE_ARM_CPU, cpu_model));
4470 void arm_cpu_register_gdb_regs_for_features(ARMCPU *cpu)
4472 CPUState *cs = CPU(cpu);
4473 CPUARMState *env = &cpu->env;
4475 if (arm_feature(env, ARM_FEATURE_AARCH64)) {
4476 gdb_register_coprocessor(cs, aarch64_fpu_gdb_get_reg,
4477 aarch64_fpu_gdb_set_reg,
4478 34, "aarch64-fpu.xml", 0);
4479 } else if (arm_feature(env, ARM_FEATURE_NEON)) {
4480 gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg,
4481 51, "arm-neon.xml", 0);
4482 } else if (arm_feature(env, ARM_FEATURE_VFP3)) {
4483 gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg,
4484 35, "arm-vfp3.xml", 0);
4485 } else if (arm_feature(env, ARM_FEATURE_VFP)) {
4486 gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg,
4487 19, "arm-vfp.xml", 0);
4491 /* Sort alphabetically by type name, except for "any". */
4492 static gint arm_cpu_list_compare(gconstpointer a, gconstpointer b)
4494 ObjectClass *class_a = (ObjectClass *)a;
4495 ObjectClass *class_b = (ObjectClass *)b;
4496 const char *name_a, *name_b;
4498 name_a = object_class_get_name(class_a);
4499 name_b = object_class_get_name(class_b);
4500 if (strcmp(name_a, "any-" TYPE_ARM_CPU) == 0) {
4501 return 1;
4502 } else if (strcmp(name_b, "any-" TYPE_ARM_CPU) == 0) {
4503 return -1;
4504 } else {
4505 return strcmp(name_a, name_b);
4509 static void arm_cpu_list_entry(gpointer data, gpointer user_data)
4511 ObjectClass *oc = data;
4512 CPUListState *s = user_data;
4513 const char *typename;
4514 char *name;
4516 typename = object_class_get_name(oc);
4517 name = g_strndup(typename, strlen(typename) - strlen("-" TYPE_ARM_CPU));
4518 (*s->cpu_fprintf)(s->file, " %s\n",
4519 name);
4520 g_free(name);
4523 void arm_cpu_list(FILE *f, fprintf_function cpu_fprintf)
4525 CPUListState s = {
4526 .file = f,
4527 .cpu_fprintf = cpu_fprintf,
4529 GSList *list;
4531 list = object_class_get_list(TYPE_ARM_CPU, false);
4532 list = g_slist_sort(list, arm_cpu_list_compare);
4533 (*cpu_fprintf)(f, "Available CPUs:\n");
4534 g_slist_foreach(list, arm_cpu_list_entry, &s);
4535 g_slist_free(list);
4536 #ifdef CONFIG_KVM
4537 /* The 'host' CPU type is dynamically registered only if KVM is
4538 * enabled, so we have to special-case it here:
4540 (*cpu_fprintf)(f, " host (only available in KVM mode)\n");
4541 #endif
4544 static void arm_cpu_add_definition(gpointer data, gpointer user_data)
4546 ObjectClass *oc = data;
4547 CpuDefinitionInfoList **cpu_list = user_data;
4548 CpuDefinitionInfoList *entry;
4549 CpuDefinitionInfo *info;
4550 const char *typename;
4552 typename = object_class_get_name(oc);
4553 info = g_malloc0(sizeof(*info));
4554 info->name = g_strndup(typename,
4555 strlen(typename) - strlen("-" TYPE_ARM_CPU));
4557 entry = g_malloc0(sizeof(*entry));
4558 entry->value = info;
4559 entry->next = *cpu_list;
4560 *cpu_list = entry;
4563 CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
4565 CpuDefinitionInfoList *cpu_list = NULL;
4566 GSList *list;
4568 list = object_class_get_list(TYPE_ARM_CPU, false);
4569 g_slist_foreach(list, arm_cpu_add_definition, &cpu_list);
4570 g_slist_free(list);
4572 return cpu_list;
4575 static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r,
4576 void *opaque, int state, int secstate,
4577 int crm, int opc1, int opc2)
4579 /* Private utility function for define_one_arm_cp_reg_with_opaque():
4580 * add a single reginfo struct to the hash table.
4582 uint32_t *key = g_new(uint32_t, 1);
4583 ARMCPRegInfo *r2 = g_memdup(r, sizeof(ARMCPRegInfo));
4584 int is64 = (r->type & ARM_CP_64BIT) ? 1 : 0;
4585 int ns = (secstate & ARM_CP_SECSTATE_NS) ? 1 : 0;
4587 /* Reset the secure state to the specific incoming state. This is
4588 * necessary as the register may have been defined with both states.
4590 r2->secure = secstate;
4592 if (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]) {
4593 /* Register is banked (using both entries in array).
4594 * Overwriting fieldoffset as the array is only used to define
4595 * banked registers but later only fieldoffset is used.
4597 r2->fieldoffset = r->bank_fieldoffsets[ns];
4600 if (state == ARM_CP_STATE_AA32) {
4601 if (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]) {
4602 /* If the register is banked then we don't need to migrate or
4603 * reset the 32-bit instance in certain cases:
4605 * 1) If the register has both 32-bit and 64-bit instances then we
4606 * can count on the 64-bit instance taking care of the
4607 * non-secure bank.
4608 * 2) If ARMv8 is enabled then we can count on a 64-bit version
4609 * taking care of the secure bank. This requires that separate
4610 * 32 and 64-bit definitions are provided.
4612 if ((r->state == ARM_CP_STATE_BOTH && ns) ||
4613 (arm_feature(&cpu->env, ARM_FEATURE_V8) && !ns)) {
4614 r2->type |= ARM_CP_ALIAS;
4616 } else if ((secstate != r->secure) && !ns) {
4617 /* The register is not banked so we only want to allow migration of
4618 * the non-secure instance.
4620 r2->type |= ARM_CP_ALIAS;
4623 if (r->state == ARM_CP_STATE_BOTH) {
4624 /* We assume it is a cp15 register if the .cp field is left unset.
4626 if (r2->cp == 0) {
4627 r2->cp = 15;
4630 #ifdef HOST_WORDS_BIGENDIAN
4631 if (r2->fieldoffset) {
4632 r2->fieldoffset += sizeof(uint32_t);
4634 #endif
4637 if (state == ARM_CP_STATE_AA64) {
4638 /* To allow abbreviation of ARMCPRegInfo
4639 * definitions, we treat cp == 0 as equivalent to
4640 * the value for "standard guest-visible sysreg".
4641 * STATE_BOTH definitions are also always "standard
4642 * sysreg" in their AArch64 view (the .cp value may
4643 * be non-zero for the benefit of the AArch32 view).
4645 if (r->cp == 0 || r->state == ARM_CP_STATE_BOTH) {
4646 r2->cp = CP_REG_ARM64_SYSREG_CP;
4648 *key = ENCODE_AA64_CP_REG(r2->cp, r2->crn, crm,
4649 r2->opc0, opc1, opc2);
4650 } else {
4651 *key = ENCODE_CP_REG(r2->cp, is64, ns, r2->crn, crm, opc1, opc2);
4653 if (opaque) {
4654 r2->opaque = opaque;
4656 /* reginfo passed to helpers is correct for the actual access,
4657 * and is never ARM_CP_STATE_BOTH:
4659 r2->state = state;
4660 /* Make sure reginfo passed to helpers for wildcarded regs
4661 * has the correct crm/opc1/opc2 for this reg, not CP_ANY:
4663 r2->crm = crm;
4664 r2->opc1 = opc1;
4665 r2->opc2 = opc2;
4666 /* By convention, for wildcarded registers only the first
4667 * entry is used for migration; the others are marked as
4668 * ALIAS so we don't try to transfer the register
4669 * multiple times. Special registers (ie NOP/WFI) are
4670 * never migratable and not even raw-accessible.
4672 if ((r->type & ARM_CP_SPECIAL)) {
4673 r2->type |= ARM_CP_NO_RAW;
4675 if (((r->crm == CP_ANY) && crm != 0) ||
4676 ((r->opc1 == CP_ANY) && opc1 != 0) ||
4677 ((r->opc2 == CP_ANY) && opc2 != 0)) {
4678 r2->type |= ARM_CP_ALIAS;
4681 /* Check that raw accesses are either forbidden or handled. Note that
4682 * we can't assert this earlier because the setup of fieldoffset for
4683 * banked registers has to be done first.
4685 if (!(r2->type & ARM_CP_NO_RAW)) {
4686 assert(!raw_accessors_invalid(r2));
4689 /* Overriding of an existing definition must be explicitly
4690 * requested.
4692 if (!(r->type & ARM_CP_OVERRIDE)) {
4693 ARMCPRegInfo *oldreg;
4694 oldreg = g_hash_table_lookup(cpu->cp_regs, key);
4695 if (oldreg && !(oldreg->type & ARM_CP_OVERRIDE)) {
4696 fprintf(stderr, "Register redefined: cp=%d %d bit "
4697 "crn=%d crm=%d opc1=%d opc2=%d, "
4698 "was %s, now %s\n", r2->cp, 32 + 32 * is64,
4699 r2->crn, r2->crm, r2->opc1, r2->opc2,
4700 oldreg->name, r2->name);
4701 g_assert_not_reached();
4704 g_hash_table_insert(cpu->cp_regs, key, r2);
4708 void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu,
4709 const ARMCPRegInfo *r, void *opaque)
4711 /* Define implementations of coprocessor registers.
4712 * We store these in a hashtable because typically
4713 * there are less than 150 registers in a space which
4714 * is 16*16*16*8*8 = 262144 in size.
4715 * Wildcarding is supported for the crm, opc1 and opc2 fields.
4716 * If a register is defined twice then the second definition is
4717 * used, so this can be used to define some generic registers and
4718 * then override them with implementation specific variations.
4719 * At least one of the original and the second definition should
4720 * include ARM_CP_OVERRIDE in its type bits -- this is just a guard
4721 * against accidental use.
4723 * The state field defines whether the register is to be
4724 * visible in the AArch32 or AArch64 execution state. If the
4725 * state is set to ARM_CP_STATE_BOTH then we synthesise a
4726 * reginfo structure for the AArch32 view, which sees the lower
4727 * 32 bits of the 64 bit register.
4729 * Only registers visible in AArch64 may set r->opc0; opc0 cannot
4730 * be wildcarded. AArch64 registers are always considered to be 64
4731 * bits; the ARM_CP_64BIT* flag applies only to the AArch32 view of
4732 * the register, if any.
4734 int crm, opc1, opc2, state;
4735 int crmmin = (r->crm == CP_ANY) ? 0 : r->crm;
4736 int crmmax = (r->crm == CP_ANY) ? 15 : r->crm;
4737 int opc1min = (r->opc1 == CP_ANY) ? 0 : r->opc1;
4738 int opc1max = (r->opc1 == CP_ANY) ? 7 : r->opc1;
4739 int opc2min = (r->opc2 == CP_ANY) ? 0 : r->opc2;
4740 int opc2max = (r->opc2 == CP_ANY) ? 7 : r->opc2;
4741 /* 64 bit registers have only CRm and Opc1 fields */
4742 assert(!((r->type & ARM_CP_64BIT) && (r->opc2 || r->crn)));
4743 /* op0 only exists in the AArch64 encodings */
4744 assert((r->state != ARM_CP_STATE_AA32) || (r->opc0 == 0));
4745 /* AArch64 regs are all 64 bit so ARM_CP_64BIT is meaningless */
4746 assert((r->state != ARM_CP_STATE_AA64) || !(r->type & ARM_CP_64BIT));
4747 /* The AArch64 pseudocode CheckSystemAccess() specifies that op1
4748 * encodes a minimum access level for the register. We roll this
4749 * runtime check into our general permission check code, so check
4750 * here that the reginfo's specified permissions are strict enough
4751 * to encompass the generic architectural permission check.
4753 if (r->state != ARM_CP_STATE_AA32) {
4754 int mask = 0;
4755 switch (r->opc1) {
4756 case 0: case 1: case 2:
4757 /* min_EL EL1 */
4758 mask = PL1_RW;
4759 break;
4760 case 3:
4761 /* min_EL EL0 */
4762 mask = PL0_RW;
4763 break;
4764 case 4:
4765 /* min_EL EL2 */
4766 mask = PL2_RW;
4767 break;
4768 case 5:
4769 /* unallocated encoding, so not possible */
4770 assert(false);
4771 break;
4772 case 6:
4773 /* min_EL EL3 */
4774 mask = PL3_RW;
4775 break;
4776 case 7:
4777 /* min_EL EL1, secure mode only (we don't check the latter) */
4778 mask = PL1_RW;
4779 break;
4780 default:
4781 /* broken reginfo with out-of-range opc1 */
4782 assert(false);
4783 break;
4785 /* assert our permissions are not too lax (stricter is fine) */
4786 assert((r->access & ~mask) == 0);
4789 /* Check that the register definition has enough info to handle
4790 * reads and writes if they are permitted.
4792 if (!(r->type & (ARM_CP_SPECIAL|ARM_CP_CONST))) {
4793 if (r->access & PL3_R) {
4794 assert((r->fieldoffset ||
4795 (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1])) ||
4796 r->readfn);
4798 if (r->access & PL3_W) {
4799 assert((r->fieldoffset ||
4800 (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1])) ||
4801 r->writefn);
4804 /* Bad type field probably means missing sentinel at end of reg list */
4805 assert(cptype_valid(r->type));
4806 for (crm = crmmin; crm <= crmmax; crm++) {
4807 for (opc1 = opc1min; opc1 <= opc1max; opc1++) {
4808 for (opc2 = opc2min; opc2 <= opc2max; opc2++) {
4809 for (state = ARM_CP_STATE_AA32;
4810 state <= ARM_CP_STATE_AA64; state++) {
4811 if (r->state != state && r->state != ARM_CP_STATE_BOTH) {
4812 continue;
4814 if (state == ARM_CP_STATE_AA32) {
4815 /* Under AArch32 CP registers can be common
4816 * (same for secure and non-secure world) or banked.
4818 switch (r->secure) {
4819 case ARM_CP_SECSTATE_S:
4820 case ARM_CP_SECSTATE_NS:
4821 add_cpreg_to_hashtable(cpu, r, opaque, state,
4822 r->secure, crm, opc1, opc2);
4823 break;
4824 default:
4825 add_cpreg_to_hashtable(cpu, r, opaque, state,
4826 ARM_CP_SECSTATE_S,
4827 crm, opc1, opc2);
4828 add_cpreg_to_hashtable(cpu, r, opaque, state,
4829 ARM_CP_SECSTATE_NS,
4830 crm, opc1, opc2);
4831 break;
4833 } else {
4834 /* AArch64 registers get mapped to non-secure instance
4835 * of AArch32 */
4836 add_cpreg_to_hashtable(cpu, r, opaque, state,
4837 ARM_CP_SECSTATE_NS,
4838 crm, opc1, opc2);
4846 void define_arm_cp_regs_with_opaque(ARMCPU *cpu,
4847 const ARMCPRegInfo *regs, void *opaque)
4849 /* Define a whole list of registers */
4850 const ARMCPRegInfo *r;
4851 for (r = regs; r->type != ARM_CP_SENTINEL; r++) {
4852 define_one_arm_cp_reg_with_opaque(cpu, r, opaque);
4856 const ARMCPRegInfo *get_arm_cp_reginfo(GHashTable *cpregs, uint32_t encoded_cp)
4858 return g_hash_table_lookup(cpregs, &encoded_cp);
4861 void arm_cp_write_ignore(CPUARMState *env, const ARMCPRegInfo *ri,
4862 uint64_t value)
4864 /* Helper coprocessor write function for write-ignore registers */
4867 uint64_t arm_cp_read_zero(CPUARMState *env, const ARMCPRegInfo *ri)
4869 /* Helper coprocessor write function for read-as-zero registers */
4870 return 0;
4873 void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque)
4875 /* Helper coprocessor reset function for do-nothing-on-reset registers */
4878 static int bad_mode_switch(CPUARMState *env, int mode)
4880 /* Return true if it is not valid for us to switch to
4881 * this CPU mode (ie all the UNPREDICTABLE cases in
4882 * the ARM ARM CPSRWriteByInstr pseudocode).
4884 switch (mode) {
4885 case ARM_CPU_MODE_USR:
4886 case ARM_CPU_MODE_SYS:
4887 case ARM_CPU_MODE_SVC:
4888 case ARM_CPU_MODE_ABT:
4889 case ARM_CPU_MODE_UND:
4890 case ARM_CPU_MODE_IRQ:
4891 case ARM_CPU_MODE_FIQ:
4892 return 0;
4893 case ARM_CPU_MODE_MON:
4894 return !arm_is_secure(env);
4895 default:
4896 return 1;
4900 uint32_t cpsr_read(CPUARMState *env)
4902 int ZF;
4903 ZF = (env->ZF == 0);
4904 return env->uncached_cpsr | (env->NF & 0x80000000) | (ZF << 30) |
4905 (env->CF << 29) | ((env->VF & 0x80000000) >> 3) | (env->QF << 27)
4906 | (env->thumb << 5) | ((env->condexec_bits & 3) << 25)
4907 | ((env->condexec_bits & 0xfc) << 8)
4908 | (env->GE << 16) | (env->daif & CPSR_AIF);
4911 void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask)
4913 uint32_t changed_daif;
4915 if (mask & CPSR_NZCV) {
4916 env->ZF = (~val) & CPSR_Z;
4917 env->NF = val;
4918 env->CF = (val >> 29) & 1;
4919 env->VF = (val << 3) & 0x80000000;
4921 if (mask & CPSR_Q)
4922 env->QF = ((val & CPSR_Q) != 0);
4923 if (mask & CPSR_T)
4924 env->thumb = ((val & CPSR_T) != 0);
4925 if (mask & CPSR_IT_0_1) {
4926 env->condexec_bits &= ~3;
4927 env->condexec_bits |= (val >> 25) & 3;
4929 if (mask & CPSR_IT_2_7) {
4930 env->condexec_bits &= 3;
4931 env->condexec_bits |= (val >> 8) & 0xfc;
4933 if (mask & CPSR_GE) {
4934 env->GE = (val >> 16) & 0xf;
4937 /* In a V7 implementation that includes the security extensions but does
4938 * not include Virtualization Extensions the SCR.FW and SCR.AW bits control
4939 * whether non-secure software is allowed to change the CPSR_F and CPSR_A
4940 * bits respectively.
4942 * In a V8 implementation, it is permitted for privileged software to
4943 * change the CPSR A/F bits regardless of the SCR.AW/FW bits.
4945 if (!arm_feature(env, ARM_FEATURE_V8) &&
4946 arm_feature(env, ARM_FEATURE_EL3) &&
4947 !arm_feature(env, ARM_FEATURE_EL2) &&
4948 !arm_is_secure(env)) {
4950 changed_daif = (env->daif ^ val) & mask;
4952 if (changed_daif & CPSR_A) {
4953 /* Check to see if we are allowed to change the masking of async
4954 * abort exceptions from a non-secure state.
4956 if (!(env->cp15.scr_el3 & SCR_AW)) {
4957 qemu_log_mask(LOG_GUEST_ERROR,
4958 "Ignoring attempt to switch CPSR_A flag from "
4959 "non-secure world with SCR.AW bit clear\n");
4960 mask &= ~CPSR_A;
4964 if (changed_daif & CPSR_F) {
4965 /* Check to see if we are allowed to change the masking of FIQ
4966 * exceptions from a non-secure state.
4968 if (!(env->cp15.scr_el3 & SCR_FW)) {
4969 qemu_log_mask(LOG_GUEST_ERROR,
4970 "Ignoring attempt to switch CPSR_F flag from "
4971 "non-secure world with SCR.FW bit clear\n");
4972 mask &= ~CPSR_F;
4975 /* Check whether non-maskable FIQ (NMFI) support is enabled.
4976 * If this bit is set software is not allowed to mask
4977 * FIQs, but is allowed to set CPSR_F to 0.
4979 if ((A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_NMFI) &&
4980 (val & CPSR_F)) {
4981 qemu_log_mask(LOG_GUEST_ERROR,
4982 "Ignoring attempt to enable CPSR_F flag "
4983 "(non-maskable FIQ [NMFI] support enabled)\n");
4984 mask &= ~CPSR_F;
4989 env->daif &= ~(CPSR_AIF & mask);
4990 env->daif |= val & CPSR_AIF & mask;
4992 if ((env->uncached_cpsr ^ val) & mask & CPSR_M) {
4993 if (bad_mode_switch(env, val & CPSR_M)) {
4994 /* Attempt to switch to an invalid mode: this is UNPREDICTABLE.
4995 * We choose to ignore the attempt and leave the CPSR M field
4996 * untouched.
4998 mask &= ~CPSR_M;
4999 } else {
5000 switch_mode(env, val & CPSR_M);
5003 mask &= ~CACHED_CPSR_BITS;
5004 env->uncached_cpsr = (env->uncached_cpsr & ~mask) | (val & mask);
5007 /* Sign/zero extend */
5008 uint32_t HELPER(sxtb16)(uint32_t x)
5010 uint32_t res;
5011 res = (uint16_t)(int8_t)x;
5012 res |= (uint32_t)(int8_t)(x >> 16) << 16;
5013 return res;
5016 uint32_t HELPER(uxtb16)(uint32_t x)
5018 uint32_t res;
5019 res = (uint16_t)(uint8_t)x;
5020 res |= (uint32_t)(uint8_t)(x >> 16) << 16;
5021 return res;
5024 uint32_t HELPER(clz)(uint32_t x)
5026 return clz32(x);
5029 int32_t HELPER(sdiv)(int32_t num, int32_t den)
5031 if (den == 0)
5032 return 0;
5033 if (num == INT_MIN && den == -1)
5034 return INT_MIN;
5035 return num / den;
5038 uint32_t HELPER(udiv)(uint32_t num, uint32_t den)
5040 if (den == 0)
5041 return 0;
5042 return num / den;
5045 uint32_t HELPER(rbit)(uint32_t x)
5047 return revbit32(x);
5050 #if defined(CONFIG_USER_ONLY)
5052 /* These should probably raise undefined insn exceptions. */
5053 void HELPER(v7m_msr)(CPUARMState *env, uint32_t reg, uint32_t val)
5055 ARMCPU *cpu = arm_env_get_cpu(env);
5057 cpu_abort(CPU(cpu), "v7m_msr %d\n", reg);
5060 uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg)
5062 ARMCPU *cpu = arm_env_get_cpu(env);
5064 cpu_abort(CPU(cpu), "v7m_mrs %d\n", reg);
5065 return 0;
5068 void switch_mode(CPUARMState *env, int mode)
5070 ARMCPU *cpu = arm_env_get_cpu(env);
5072 if (mode != ARM_CPU_MODE_USR) {
5073 cpu_abort(CPU(cpu), "Tried to switch out of user mode\n");
5077 void HELPER(set_r13_banked)(CPUARMState *env, uint32_t mode, uint32_t val)
5079 ARMCPU *cpu = arm_env_get_cpu(env);
5081 cpu_abort(CPU(cpu), "banked r13 write\n");
5084 uint32_t HELPER(get_r13_banked)(CPUARMState *env, uint32_t mode)
5086 ARMCPU *cpu = arm_env_get_cpu(env);
5088 cpu_abort(CPU(cpu), "banked r13 read\n");
5089 return 0;
5092 uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx,
5093 uint32_t cur_el, bool secure)
5095 return 1;
5098 void aarch64_sync_64_to_32(CPUARMState *env)
5100 g_assert_not_reached();
5103 #else
5105 /* Map CPU modes onto saved register banks. */
5106 int bank_number(int mode)
5108 switch (mode) {
5109 case ARM_CPU_MODE_USR:
5110 case ARM_CPU_MODE_SYS:
5111 return 0;
5112 case ARM_CPU_MODE_SVC:
5113 return 1;
5114 case ARM_CPU_MODE_ABT:
5115 return 2;
5116 case ARM_CPU_MODE_UND:
5117 return 3;
5118 case ARM_CPU_MODE_IRQ:
5119 return 4;
5120 case ARM_CPU_MODE_FIQ:
5121 return 5;
5122 case ARM_CPU_MODE_HYP:
5123 return 6;
5124 case ARM_CPU_MODE_MON:
5125 return 7;
5127 g_assert_not_reached();
5130 void switch_mode(CPUARMState *env, int mode)
5132 int old_mode;
5133 int i;
5135 old_mode = env->uncached_cpsr & CPSR_M;
5136 if (mode == old_mode)
5137 return;
5139 if (old_mode == ARM_CPU_MODE_FIQ) {
5140 memcpy (env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t));
5141 memcpy (env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t));
5142 } else if (mode == ARM_CPU_MODE_FIQ) {
5143 memcpy (env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t));
5144 memcpy (env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t));
5147 i = bank_number(old_mode);
5148 env->banked_r13[i] = env->regs[13];
5149 env->banked_r14[i] = env->regs[14];
5150 env->banked_spsr[i] = env->spsr;
5152 i = bank_number(mode);
5153 env->regs[13] = env->banked_r13[i];
5154 env->regs[14] = env->banked_r14[i];
5155 env->spsr = env->banked_spsr[i];
5158 /* Physical Interrupt Target EL Lookup Table
5160 * [ From ARM ARM section G1.13.4 (Table G1-15) ]
5162 * The below multi-dimensional table is used for looking up the target
5163 * exception level given numerous condition criteria. Specifically, the
5164 * target EL is based on SCR and HCR routing controls as well as the
5165 * currently executing EL and secure state.
5167 * Dimensions:
5168 * target_el_table[2][2][2][2][2][4]
5169 * | | | | | +--- Current EL
5170 * | | | | +------ Non-secure(0)/Secure(1)
5171 * | | | +--------- HCR mask override
5172 * | | +------------ SCR exec state control
5173 * | +--------------- SCR mask override
5174 * +------------------ 32-bit(0)/64-bit(1) EL3
5176 * The table values are as such:
5177 * 0-3 = EL0-EL3
5178 * -1 = Cannot occur
5180 * The ARM ARM target EL table includes entries indicating that an "exception
5181 * is not taken". The two cases where this is applicable are:
5182 * 1) An exception is taken from EL3 but the SCR does not have the exception
5183 * routed to EL3.
5184 * 2) An exception is taken from EL2 but the HCR does not have the exception
5185 * routed to EL2.
5186 * In these two cases, the below table contain a target of EL1. This value is
5187 * returned as it is expected that the consumer of the table data will check
5188 * for "target EL >= current EL" to ensure the exception is not taken.
5190 * SCR HCR
5191 * 64 EA AMO From
5192 * BIT IRQ IMO Non-secure Secure
5193 * EL3 FIQ RW FMO EL0 EL1 EL2 EL3 EL0 EL1 EL2 EL3
5195 const int8_t target_el_table[2][2][2][2][2][4] = {
5196 {{{{/* 0 0 0 0 */{ 1, 1, 2, -1 },{ 3, -1, -1, 3 },},
5197 {/* 0 0 0 1 */{ 2, 2, 2, -1 },{ 3, -1, -1, 3 },},},
5198 {{/* 0 0 1 0 */{ 1, 1, 2, -1 },{ 3, -1, -1, 3 },},
5199 {/* 0 0 1 1 */{ 2, 2, 2, -1 },{ 3, -1, -1, 3 },},},},
5200 {{{/* 0 1 0 0 */{ 3, 3, 3, -1 },{ 3, -1, -1, 3 },},
5201 {/* 0 1 0 1 */{ 3, 3, 3, -1 },{ 3, -1, -1, 3 },},},
5202 {{/* 0 1 1 0 */{ 3, 3, 3, -1 },{ 3, -1, -1, 3 },},
5203 {/* 0 1 1 1 */{ 3, 3, 3, -1 },{ 3, -1, -1, 3 },},},},},
5204 {{{{/* 1 0 0 0 */{ 1, 1, 2, -1 },{ 1, 1, -1, 1 },},
5205 {/* 1 0 0 1 */{ 2, 2, 2, -1 },{ 1, 1, -1, 1 },},},
5206 {{/* 1 0 1 0 */{ 1, 1, 1, -1 },{ 1, 1, -1, 1 },},
5207 {/* 1 0 1 1 */{ 2, 2, 2, -1 },{ 1, 1, -1, 1 },},},},
5208 {{{/* 1 1 0 0 */{ 3, 3, 3, -1 },{ 3, 3, -1, 3 },},
5209 {/* 1 1 0 1 */{ 3, 3, 3, -1 },{ 3, 3, -1, 3 },},},
5210 {{/* 1 1 1 0 */{ 3, 3, 3, -1 },{ 3, 3, -1, 3 },},
5211 {/* 1 1 1 1 */{ 3, 3, 3, -1 },{ 3, 3, -1, 3 },},},},},
5215 * Determine the target EL for physical exceptions
5217 uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx,
5218 uint32_t cur_el, bool secure)
5220 CPUARMState *env = cs->env_ptr;
5221 int rw = ((env->cp15.scr_el3 & SCR_RW) == SCR_RW);
5222 int scr;
5223 int hcr;
5224 int target_el;
5225 int is64 = arm_el_is_aa64(env, 3);
5227 switch (excp_idx) {
5228 case EXCP_IRQ:
5229 scr = ((env->cp15.scr_el3 & SCR_IRQ) == SCR_IRQ);
5230 hcr = ((env->cp15.hcr_el2 & HCR_IMO) == HCR_IMO);
5231 break;
5232 case EXCP_FIQ:
5233 scr = ((env->cp15.scr_el3 & SCR_FIQ) == SCR_FIQ);
5234 hcr = ((env->cp15.hcr_el2 & HCR_FMO) == HCR_FMO);
5235 break;
5236 default:
5237 scr = ((env->cp15.scr_el3 & SCR_EA) == SCR_EA);
5238 hcr = ((env->cp15.hcr_el2 & HCR_AMO) == HCR_AMO);
5239 break;
5242 /* If HCR.TGE is set then HCR is treated as being 1 */
5243 hcr |= ((env->cp15.hcr_el2 & HCR_TGE) == HCR_TGE);
5245 /* Perform a table-lookup for the target EL given the current state */
5246 target_el = target_el_table[is64][scr][rw][hcr][secure][cur_el];
5248 assert(target_el > 0);
5250 return target_el;
5253 static void v7m_push(CPUARMState *env, uint32_t val)
5255 CPUState *cs = CPU(arm_env_get_cpu(env));
5257 env->regs[13] -= 4;
5258 stl_phys(cs->as, env->regs[13], val);
5261 static uint32_t v7m_pop(CPUARMState *env)
5263 CPUState *cs = CPU(arm_env_get_cpu(env));
5264 uint32_t val;
5266 val = ldl_phys(cs->as, env->regs[13]);
5267 env->regs[13] += 4;
5268 return val;
5271 /* Switch to V7M main or process stack pointer. */
5272 static void switch_v7m_sp(CPUARMState *env, int process)
5274 uint32_t tmp;
5275 if (env->v7m.current_sp != process) {
5276 tmp = env->v7m.other_sp;
5277 env->v7m.other_sp = env->regs[13];
5278 env->regs[13] = tmp;
5279 env->v7m.current_sp = process;
5283 static void do_v7m_exception_exit(CPUARMState *env)
5285 uint32_t type;
5286 uint32_t xpsr;
5288 type = env->regs[15];
5289 if (env->v7m.exception != 0)
5290 armv7m_nvic_complete_irq(env->nvic, env->v7m.exception);
5292 /* Switch to the target stack. */
5293 switch_v7m_sp(env, (type & 4) != 0);
5294 /* Pop registers. */
5295 env->regs[0] = v7m_pop(env);
5296 env->regs[1] = v7m_pop(env);
5297 env->regs[2] = v7m_pop(env);
5298 env->regs[3] = v7m_pop(env);
5299 env->regs[12] = v7m_pop(env);
5300 env->regs[14] = v7m_pop(env);
5301 env->regs[15] = v7m_pop(env);
5302 if (env->regs[15] & 1) {
5303 qemu_log_mask(LOG_GUEST_ERROR,
5304 "M profile return from interrupt with misaligned "
5305 "PC is UNPREDICTABLE\n");
5306 /* Actual hardware seems to ignore the lsbit, and there are several
5307 * RTOSes out there which incorrectly assume the r15 in the stack
5308 * frame should be a Thumb-style "lsbit indicates ARM/Thumb" value.
5310 env->regs[15] &= ~1U;
5312 xpsr = v7m_pop(env);
5313 xpsr_write(env, xpsr, 0xfffffdff);
5314 /* Undo stack alignment. */
5315 if (xpsr & 0x200)
5316 env->regs[13] |= 4;
5317 /* ??? The exception return type specifies Thread/Handler mode. However
5318 this is also implied by the xPSR value. Not sure what to do
5319 if there is a mismatch. */
5320 /* ??? Likewise for mismatches between the CONTROL register and the stack
5321 pointer. */
5324 void arm_v7m_cpu_do_interrupt(CPUState *cs)
5326 ARMCPU *cpu = ARM_CPU(cs);
5327 CPUARMState *env = &cpu->env;
5328 uint32_t xpsr = xpsr_read(env);
5329 uint32_t lr;
5330 uint32_t addr;
5332 arm_log_exception(cs->exception_index);
5334 lr = 0xfffffff1;
5335 if (env->v7m.current_sp)
5336 lr |= 4;
5337 if (env->v7m.exception == 0)
5338 lr |= 8;
5340 /* For exceptions we just mark as pending on the NVIC, and let that
5341 handle it. */
5342 /* TODO: Need to escalate if the current priority is higher than the
5343 one we're raising. */
5344 switch (cs->exception_index) {
5345 case EXCP_UDEF:
5346 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE);
5347 return;
5348 case EXCP_SWI:
5349 /* The PC already points to the next instruction. */
5350 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC);
5351 return;
5352 case EXCP_PREFETCH_ABORT:
5353 case EXCP_DATA_ABORT:
5354 /* TODO: if we implemented the MPU registers, this is where we
5355 * should set the MMFAR, etc from exception.fsr and exception.vaddress.
5357 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM);
5358 return;
5359 case EXCP_BKPT:
5360 if (semihosting_enabled()) {
5361 int nr;
5362 nr = arm_lduw_code(env, env->regs[15], env->bswap_code) & 0xff;
5363 if (nr == 0xab) {
5364 env->regs[15] += 2;
5365 qemu_log_mask(CPU_LOG_INT,
5366 "...handling as semihosting call 0x%x\n",
5367 env->regs[0]);
5368 env->regs[0] = do_arm_semihosting(env);
5369 return;
5372 armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_DEBUG);
5373 return;
5374 case EXCP_IRQ:
5375 env->v7m.exception = armv7m_nvic_acknowledge_irq(env->nvic);
5376 break;
5377 case EXCP_EXCEPTION_EXIT:
5378 do_v7m_exception_exit(env);
5379 return;
5380 default:
5381 cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index);
5382 return; /* Never happens. Keep compiler happy. */
5385 /* Align stack pointer. */
5386 /* ??? Should only do this if Configuration Control Register
5387 STACKALIGN bit is set. */
5388 if (env->regs[13] & 4) {
5389 env->regs[13] -= 4;
5390 xpsr |= 0x200;
5392 /* Switch to the handler mode. */
5393 v7m_push(env, xpsr);
5394 v7m_push(env, env->regs[15]);
5395 v7m_push(env, env->regs[14]);
5396 v7m_push(env, env->regs[12]);
5397 v7m_push(env, env->regs[3]);
5398 v7m_push(env, env->regs[2]);
5399 v7m_push(env, env->regs[1]);
5400 v7m_push(env, env->regs[0]);
5401 switch_v7m_sp(env, 0);
5402 /* Clear IT bits */
5403 env->condexec_bits = 0;
5404 env->regs[14] = lr;
5405 addr = ldl_phys(cs->as, env->v7m.vecbase + env->v7m.exception * 4);
5406 env->regs[15] = addr & 0xfffffffe;
5407 env->thumb = addr & 1;
5410 /* Function used to synchronize QEMU's AArch64 register set with AArch32
5411 * register set. This is necessary when switching between AArch32 and AArch64
5412 * execution state.
5414 void aarch64_sync_32_to_64(CPUARMState *env)
5416 int i;
5417 uint32_t mode = env->uncached_cpsr & CPSR_M;
5419 /* We can blanket copy R[0:7] to X[0:7] */
5420 for (i = 0; i < 8; i++) {
5421 env->xregs[i] = env->regs[i];
5424 /* Unless we are in FIQ mode, x8-x12 come from the user registers r8-r12.
5425 * Otherwise, they come from the banked user regs.
5427 if (mode == ARM_CPU_MODE_FIQ) {
5428 for (i = 8; i < 13; i++) {
5429 env->xregs[i] = env->usr_regs[i - 8];
5431 } else {
5432 for (i = 8; i < 13; i++) {
5433 env->xregs[i] = env->regs[i];
5437 /* Registers x13-x23 are the various mode SP and FP registers. Registers
5438 * r13 and r14 are only copied if we are in that mode, otherwise we copy
5439 * from the mode banked register.
5441 if (mode == ARM_CPU_MODE_USR || mode == ARM_CPU_MODE_SYS) {
5442 env->xregs[13] = env->regs[13];
5443 env->xregs[14] = env->regs[14];
5444 } else {
5445 env->xregs[13] = env->banked_r13[bank_number(ARM_CPU_MODE_USR)];
5446 /* HYP is an exception in that it is copied from r14 */
5447 if (mode == ARM_CPU_MODE_HYP) {
5448 env->xregs[14] = env->regs[14];
5449 } else {
5450 env->xregs[14] = env->banked_r14[bank_number(ARM_CPU_MODE_USR)];
5454 if (mode == ARM_CPU_MODE_HYP) {
5455 env->xregs[15] = env->regs[13];
5456 } else {
5457 env->xregs[15] = env->banked_r13[bank_number(ARM_CPU_MODE_HYP)];
5460 if (mode == ARM_CPU_MODE_IRQ) {
5461 env->xregs[16] = env->regs[14];
5462 env->xregs[17] = env->regs[13];
5463 } else {
5464 env->xregs[16] = env->banked_r14[bank_number(ARM_CPU_MODE_IRQ)];
5465 env->xregs[17] = env->banked_r13[bank_number(ARM_CPU_MODE_IRQ)];
5468 if (mode == ARM_CPU_MODE_SVC) {
5469 env->xregs[18] = env->regs[14];
5470 env->xregs[19] = env->regs[13];
5471 } else {
5472 env->xregs[18] = env->banked_r14[bank_number(ARM_CPU_MODE_SVC)];
5473 env->xregs[19] = env->banked_r13[bank_number(ARM_CPU_MODE_SVC)];
5476 if (mode == ARM_CPU_MODE_ABT) {
5477 env->xregs[20] = env->regs[14];
5478 env->xregs[21] = env->regs[13];
5479 } else {
5480 env->xregs[20] = env->banked_r14[bank_number(ARM_CPU_MODE_ABT)];
5481 env->xregs[21] = env->banked_r13[bank_number(ARM_CPU_MODE_ABT)];
5484 if (mode == ARM_CPU_MODE_UND) {
5485 env->xregs[22] = env->regs[14];
5486 env->xregs[23] = env->regs[13];
5487 } else {
5488 env->xregs[22] = env->banked_r14[bank_number(ARM_CPU_MODE_UND)];
5489 env->xregs[23] = env->banked_r13[bank_number(ARM_CPU_MODE_UND)];
5492 /* Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ
5493 * mode, then we can copy from r8-r14. Otherwise, we copy from the
5494 * FIQ bank for r8-r14.
5496 if (mode == ARM_CPU_MODE_FIQ) {
5497 for (i = 24; i < 31; i++) {
5498 env->xregs[i] = env->regs[i - 16]; /* X[24:30] <- R[8:14] */
5500 } else {
5501 for (i = 24; i < 29; i++) {
5502 env->xregs[i] = env->fiq_regs[i - 24];
5504 env->xregs[29] = env->banked_r13[bank_number(ARM_CPU_MODE_FIQ)];
5505 env->xregs[30] = env->banked_r14[bank_number(ARM_CPU_MODE_FIQ)];
5508 env->pc = env->regs[15];
5511 /* Function used to synchronize QEMU's AArch32 register set with AArch64
5512 * register set. This is necessary when switching between AArch32 and AArch64
5513 * execution state.
5515 void aarch64_sync_64_to_32(CPUARMState *env)
5517 int i;
5518 uint32_t mode = env->uncached_cpsr & CPSR_M;
5520 /* We can blanket copy X[0:7] to R[0:7] */
5521 for (i = 0; i < 8; i++) {
5522 env->regs[i] = env->xregs[i];
5525 /* Unless we are in FIQ mode, r8-r12 come from the user registers x8-x12.
5526 * Otherwise, we copy x8-x12 into the banked user regs.
5528 if (mode == ARM_CPU_MODE_FIQ) {
5529 for (i = 8; i < 13; i++) {
5530 env->usr_regs[i - 8] = env->xregs[i];
5532 } else {
5533 for (i = 8; i < 13; i++) {
5534 env->regs[i] = env->xregs[i];
5538 /* Registers r13 & r14 depend on the current mode.
5539 * If we are in a given mode, we copy the corresponding x registers to r13
5540 * and r14. Otherwise, we copy the x register to the banked r13 and r14
5541 * for the mode.
5543 if (mode == ARM_CPU_MODE_USR || mode == ARM_CPU_MODE_SYS) {
5544 env->regs[13] = env->xregs[13];
5545 env->regs[14] = env->xregs[14];
5546 } else {
5547 env->banked_r13[bank_number(ARM_CPU_MODE_USR)] = env->xregs[13];
5549 /* HYP is an exception in that it does not have its own banked r14 but
5550 * shares the USR r14
5552 if (mode == ARM_CPU_MODE_HYP) {
5553 env->regs[14] = env->xregs[14];
5554 } else {
5555 env->banked_r14[bank_number(ARM_CPU_MODE_USR)] = env->xregs[14];
5559 if (mode == ARM_CPU_MODE_HYP) {
5560 env->regs[13] = env->xregs[15];
5561 } else {
5562 env->banked_r13[bank_number(ARM_CPU_MODE_HYP)] = env->xregs[15];
5565 if (mode == ARM_CPU_MODE_IRQ) {
5566 env->regs[14] = env->xregs[16];
5567 env->regs[13] = env->xregs[17];
5568 } else {
5569 env->banked_r14[bank_number(ARM_CPU_MODE_IRQ)] = env->xregs[16];
5570 env->banked_r13[bank_number(ARM_CPU_MODE_IRQ)] = env->xregs[17];
5573 if (mode == ARM_CPU_MODE_SVC) {
5574 env->regs[14] = env->xregs[18];
5575 env->regs[13] = env->xregs[19];
5576 } else {
5577 env->banked_r14[bank_number(ARM_CPU_MODE_SVC)] = env->xregs[18];
5578 env->banked_r13[bank_number(ARM_CPU_MODE_SVC)] = env->xregs[19];
5581 if (mode == ARM_CPU_MODE_ABT) {
5582 env->regs[14] = env->xregs[20];
5583 env->regs[13] = env->xregs[21];
5584 } else {
5585 env->banked_r14[bank_number(ARM_CPU_MODE_ABT)] = env->xregs[20];
5586 env->banked_r13[bank_number(ARM_CPU_MODE_ABT)] = env->xregs[21];
5589 if (mode == ARM_CPU_MODE_UND) {
5590 env->regs[14] = env->xregs[22];
5591 env->regs[13] = env->xregs[23];
5592 } else {
5593 env->banked_r14[bank_number(ARM_CPU_MODE_UND)] = env->xregs[22];
5594 env->banked_r13[bank_number(ARM_CPU_MODE_UND)] = env->xregs[23];
5597 /* Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ
5598 * mode, then we can copy to r8-r14. Otherwise, we copy to the
5599 * FIQ bank for r8-r14.
5601 if (mode == ARM_CPU_MODE_FIQ) {
5602 for (i = 24; i < 31; i++) {
5603 env->regs[i - 16] = env->xregs[i]; /* X[24:30] -> R[8:14] */
5605 } else {
5606 for (i = 24; i < 29; i++) {
5607 env->fiq_regs[i - 24] = env->xregs[i];
5609 env->banked_r13[bank_number(ARM_CPU_MODE_FIQ)] = env->xregs[29];
5610 env->banked_r14[bank_number(ARM_CPU_MODE_FIQ)] = env->xregs[30];
5613 env->regs[15] = env->pc;
5616 /* Handle a CPU exception. */
5617 void arm_cpu_do_interrupt(CPUState *cs)
5619 ARMCPU *cpu = ARM_CPU(cs);
5620 CPUARMState *env = &cpu->env;
5621 uint32_t addr;
5622 uint32_t mask;
5623 int new_mode;
5624 uint32_t offset;
5625 uint32_t moe;
5627 assert(!IS_M(env));
5629 arm_log_exception(cs->exception_index);
5631 if (arm_is_psci_call(cpu, cs->exception_index)) {
5632 arm_handle_psci_call(cpu);
5633 qemu_log_mask(CPU_LOG_INT, "...handled as PSCI call\n");
5634 return;
5637 /* If this is a debug exception we must update the DBGDSCR.MOE bits */
5638 switch (env->exception.syndrome >> ARM_EL_EC_SHIFT) {
5639 case EC_BREAKPOINT:
5640 case EC_BREAKPOINT_SAME_EL:
5641 moe = 1;
5642 break;
5643 case EC_WATCHPOINT:
5644 case EC_WATCHPOINT_SAME_EL:
5645 moe = 10;
5646 break;
5647 case EC_AA32_BKPT:
5648 moe = 3;
5649 break;
5650 case EC_VECTORCATCH:
5651 moe = 5;
5652 break;
5653 default:
5654 moe = 0;
5655 break;
5658 if (moe) {
5659 env->cp15.mdscr_el1 = deposit64(env->cp15.mdscr_el1, 2, 4, moe);
5662 /* TODO: Vectored interrupt controller. */
5663 switch (cs->exception_index) {
5664 case EXCP_UDEF:
5665 new_mode = ARM_CPU_MODE_UND;
5666 addr = 0x04;
5667 mask = CPSR_I;
5668 if (env->thumb)
5669 offset = 2;
5670 else
5671 offset = 4;
5672 break;
5673 case EXCP_SWI:
5674 if (semihosting_enabled()) {
5675 /* Check for semihosting interrupt. */
5676 if (env->thumb) {
5677 mask = arm_lduw_code(env, env->regs[15] - 2, env->bswap_code)
5678 & 0xff;
5679 } else {
5680 mask = arm_ldl_code(env, env->regs[15] - 4, env->bswap_code)
5681 & 0xffffff;
5683 /* Only intercept calls from privileged modes, to provide some
5684 semblance of security. */
5685 if (((mask == 0x123456 && !env->thumb)
5686 || (mask == 0xab && env->thumb))
5687 && (env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR) {
5688 qemu_log_mask(CPU_LOG_INT,
5689 "...handling as semihosting call 0x%x\n",
5690 env->regs[0]);
5691 env->regs[0] = do_arm_semihosting(env);
5692 return;
5695 new_mode = ARM_CPU_MODE_SVC;
5696 addr = 0x08;
5697 mask = CPSR_I;
5698 /* The PC already points to the next instruction. */
5699 offset = 0;
5700 break;
5701 case EXCP_BKPT:
5702 /* See if this is a semihosting syscall. */
5703 if (env->thumb && semihosting_enabled()) {
5704 mask = arm_lduw_code(env, env->regs[15], env->bswap_code) & 0xff;
5705 if (mask == 0xab
5706 && (env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR) {
5707 env->regs[15] += 2;
5708 qemu_log_mask(CPU_LOG_INT,
5709 "...handling as semihosting call 0x%x\n",
5710 env->regs[0]);
5711 env->regs[0] = do_arm_semihosting(env);
5712 return;
5715 env->exception.fsr = 2;
5716 /* Fall through to prefetch abort. */
5717 case EXCP_PREFETCH_ABORT:
5718 A32_BANKED_CURRENT_REG_SET(env, ifsr, env->exception.fsr);
5719 A32_BANKED_CURRENT_REG_SET(env, ifar, env->exception.vaddress);
5720 qemu_log_mask(CPU_LOG_INT, "...with IFSR 0x%x IFAR 0x%x\n",
5721 env->exception.fsr, (uint32_t)env->exception.vaddress);
5722 new_mode = ARM_CPU_MODE_ABT;
5723 addr = 0x0c;
5724 mask = CPSR_A | CPSR_I;
5725 offset = 4;
5726 break;
5727 case EXCP_DATA_ABORT:
5728 A32_BANKED_CURRENT_REG_SET(env, dfsr, env->exception.fsr);
5729 A32_BANKED_CURRENT_REG_SET(env, dfar, env->exception.vaddress);
5730 qemu_log_mask(CPU_LOG_INT, "...with DFSR 0x%x DFAR 0x%x\n",
5731 env->exception.fsr,
5732 (uint32_t)env->exception.vaddress);
5733 new_mode = ARM_CPU_MODE_ABT;
5734 addr = 0x10;
5735 mask = CPSR_A | CPSR_I;
5736 offset = 8;
5737 break;
5738 case EXCP_IRQ:
5739 new_mode = ARM_CPU_MODE_IRQ;
5740 addr = 0x18;
5741 /* Disable IRQ and imprecise data aborts. */
5742 mask = CPSR_A | CPSR_I;
5743 offset = 4;
5744 if (env->cp15.scr_el3 & SCR_IRQ) {
5745 /* IRQ routed to monitor mode */
5746 new_mode = ARM_CPU_MODE_MON;
5747 mask |= CPSR_F;
5749 break;
5750 case EXCP_FIQ:
5751 new_mode = ARM_CPU_MODE_FIQ;
5752 addr = 0x1c;
5753 /* Disable FIQ, IRQ and imprecise data aborts. */
5754 mask = CPSR_A | CPSR_I | CPSR_F;
5755 if (env->cp15.scr_el3 & SCR_FIQ) {
5756 /* FIQ routed to monitor mode */
5757 new_mode = ARM_CPU_MODE_MON;
5759 offset = 4;
5760 break;
5761 case EXCP_SMC:
5762 new_mode = ARM_CPU_MODE_MON;
5763 addr = 0x08;
5764 mask = CPSR_A | CPSR_I | CPSR_F;
5765 offset = 0;
5766 break;
5767 default:
5768 cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index);
5769 return; /* Never happens. Keep compiler happy. */
5772 if (new_mode == ARM_CPU_MODE_MON) {
5773 addr += env->cp15.mvbar;
5774 } else if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
5775 /* High vectors. When enabled, base address cannot be remapped. */
5776 addr += 0xffff0000;
5777 } else {
5778 /* ARM v7 architectures provide a vector base address register to remap
5779 * the interrupt vector table.
5780 * This register is only followed in non-monitor mode, and is banked.
5781 * Note: only bits 31:5 are valid.
5783 addr += A32_BANKED_CURRENT_REG_GET(env, vbar);
5786 if ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_MON) {
5787 env->cp15.scr_el3 &= ~SCR_NS;
5790 switch_mode (env, new_mode);
5791 /* For exceptions taken to AArch32 we must clear the SS bit in both
5792 * PSTATE and in the old-state value we save to SPSR_<mode>, so zero it now.
5794 env->uncached_cpsr &= ~PSTATE_SS;
5795 env->spsr = cpsr_read(env);
5796 /* Clear IT bits. */
5797 env->condexec_bits = 0;
5798 /* Switch to the new mode, and to the correct instruction set. */
5799 env->uncached_cpsr = (env->uncached_cpsr & ~CPSR_M) | new_mode;
5800 env->daif |= mask;
5801 /* this is a lie, as the was no c1_sys on V4T/V5, but who cares
5802 * and we should just guard the thumb mode on V4 */
5803 if (arm_feature(env, ARM_FEATURE_V4T)) {
5804 env->thumb = (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_TE) != 0;
5806 env->regs[14] = env->regs[15] + offset;
5807 env->regs[15] = addr;
5808 cs->interrupt_request |= CPU_INTERRUPT_EXITTB;
5812 /* Return the exception level which controls this address translation regime */
5813 static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx)
5815 switch (mmu_idx) {
5816 case ARMMMUIdx_S2NS:
5817 case ARMMMUIdx_S1E2:
5818 return 2;
5819 case ARMMMUIdx_S1E3:
5820 return 3;
5821 case ARMMMUIdx_S1SE0:
5822 return arm_el_is_aa64(env, 3) ? 1 : 3;
5823 case ARMMMUIdx_S1SE1:
5824 case ARMMMUIdx_S1NSE0:
5825 case ARMMMUIdx_S1NSE1:
5826 return 1;
5827 default:
5828 g_assert_not_reached();
5832 /* Return true if this address translation regime is secure */
5833 static inline bool regime_is_secure(CPUARMState *env, ARMMMUIdx mmu_idx)
5835 switch (mmu_idx) {
5836 case ARMMMUIdx_S12NSE0:
5837 case ARMMMUIdx_S12NSE1:
5838 case ARMMMUIdx_S1NSE0:
5839 case ARMMMUIdx_S1NSE1:
5840 case ARMMMUIdx_S1E2:
5841 case ARMMMUIdx_S2NS:
5842 return false;
5843 case ARMMMUIdx_S1E3:
5844 case ARMMMUIdx_S1SE0:
5845 case ARMMMUIdx_S1SE1:
5846 return true;
5847 default:
5848 g_assert_not_reached();
5852 /* Return the SCTLR value which controls this address translation regime */
5853 static inline uint32_t regime_sctlr(CPUARMState *env, ARMMMUIdx mmu_idx)
5855 return env->cp15.sctlr_el[regime_el(env, mmu_idx)];
5858 /* Return true if the specified stage of address translation is disabled */
5859 static inline bool regime_translation_disabled(CPUARMState *env,
5860 ARMMMUIdx mmu_idx)
5862 if (mmu_idx == ARMMMUIdx_S2NS) {
5863 return (env->cp15.hcr_el2 & HCR_VM) == 0;
5865 return (regime_sctlr(env, mmu_idx) & SCTLR_M) == 0;
5868 /* Return the TCR controlling this translation regime */
5869 static inline TCR *regime_tcr(CPUARMState *env, ARMMMUIdx mmu_idx)
5871 if (mmu_idx == ARMMMUIdx_S2NS) {
5872 return &env->cp15.vtcr_el2;
5874 return &env->cp15.tcr_el[regime_el(env, mmu_idx)];
5877 /* Return the TTBR associated with this translation regime */
5878 static inline uint64_t regime_ttbr(CPUARMState *env, ARMMMUIdx mmu_idx,
5879 int ttbrn)
5881 if (mmu_idx == ARMMMUIdx_S2NS) {
5882 return env->cp15.vttbr_el2;
5884 if (ttbrn == 0) {
5885 return env->cp15.ttbr0_el[regime_el(env, mmu_idx)];
5886 } else {
5887 return env->cp15.ttbr1_el[regime_el(env, mmu_idx)];
5891 /* Return true if the translation regime is using LPAE format page tables */
5892 static inline bool regime_using_lpae_format(CPUARMState *env,
5893 ARMMMUIdx mmu_idx)
5895 int el = regime_el(env, mmu_idx);
5896 if (el == 2 || arm_el_is_aa64(env, el)) {
5897 return true;
5899 if (arm_feature(env, ARM_FEATURE_LPAE)
5900 && (regime_tcr(env, mmu_idx)->raw_tcr & TTBCR_EAE)) {
5901 return true;
5903 return false;
5906 static inline bool regime_is_user(CPUARMState *env, ARMMMUIdx mmu_idx)
5908 switch (mmu_idx) {
5909 case ARMMMUIdx_S1SE0:
5910 case ARMMMUIdx_S1NSE0:
5911 return true;
5912 default:
5913 return false;
5914 case ARMMMUIdx_S12NSE0:
5915 case ARMMMUIdx_S12NSE1:
5916 g_assert_not_reached();
5920 /* Translate section/page access permissions to page
5921 * R/W protection flags
5923 * @env: CPUARMState
5924 * @mmu_idx: MMU index indicating required translation regime
5925 * @ap: The 3-bit access permissions (AP[2:0])
5926 * @domain_prot: The 2-bit domain access permissions
5928 static inline int ap_to_rw_prot(CPUARMState *env, ARMMMUIdx mmu_idx,
5929 int ap, int domain_prot)
5931 bool is_user = regime_is_user(env, mmu_idx);
5933 if (domain_prot == 3) {
5934 return PAGE_READ | PAGE_WRITE;
5937 switch (ap) {
5938 case 0:
5939 if (arm_feature(env, ARM_FEATURE_V7)) {
5940 return 0;
5942 switch (regime_sctlr(env, mmu_idx) & (SCTLR_S | SCTLR_R)) {
5943 case SCTLR_S:
5944 return is_user ? 0 : PAGE_READ;
5945 case SCTLR_R:
5946 return PAGE_READ;
5947 default:
5948 return 0;
5950 case 1:
5951 return is_user ? 0 : PAGE_READ | PAGE_WRITE;
5952 case 2:
5953 if (is_user) {
5954 return PAGE_READ;
5955 } else {
5956 return PAGE_READ | PAGE_WRITE;
5958 case 3:
5959 return PAGE_READ | PAGE_WRITE;
5960 case 4: /* Reserved. */
5961 return 0;
5962 case 5:
5963 return is_user ? 0 : PAGE_READ;
5964 case 6:
5965 return PAGE_READ;
5966 case 7:
5967 if (!arm_feature(env, ARM_FEATURE_V6K)) {
5968 return 0;
5970 return PAGE_READ;
5971 default:
5972 g_assert_not_reached();
5976 /* Translate section/page access permissions to page
5977 * R/W protection flags.
5979 * @ap: The 2-bit simple AP (AP[2:1])
5980 * @is_user: TRUE if accessing from PL0
5982 static inline int simple_ap_to_rw_prot_is_user(int ap, bool is_user)
5984 switch (ap) {
5985 case 0:
5986 return is_user ? 0 : PAGE_READ | PAGE_WRITE;
5987 case 1:
5988 return PAGE_READ | PAGE_WRITE;
5989 case 2:
5990 return is_user ? 0 : PAGE_READ;
5991 case 3:
5992 return PAGE_READ;
5993 default:
5994 g_assert_not_reached();
5998 static inline int
5999 simple_ap_to_rw_prot(CPUARMState *env, ARMMMUIdx mmu_idx, int ap)
6001 return simple_ap_to_rw_prot_is_user(ap, regime_is_user(env, mmu_idx));
6004 /* Translate section/page access permissions to protection flags
6006 * @env: CPUARMState
6007 * @mmu_idx: MMU index indicating required translation regime
6008 * @is_aa64: TRUE if AArch64
6009 * @ap: The 2-bit simple AP (AP[2:1])
6010 * @ns: NS (non-secure) bit
6011 * @xn: XN (execute-never) bit
6012 * @pxn: PXN (privileged execute-never) bit
6014 static int get_S1prot(CPUARMState *env, ARMMMUIdx mmu_idx, bool is_aa64,
6015 int ap, int ns, int xn, int pxn)
6017 bool is_user = regime_is_user(env, mmu_idx);
6018 int prot_rw, user_rw;
6019 bool have_wxn;
6020 int wxn = 0;
6022 assert(mmu_idx != ARMMMUIdx_S2NS);
6024 user_rw = simple_ap_to_rw_prot_is_user(ap, true);
6025 if (is_user) {
6026 prot_rw = user_rw;
6027 } else {
6028 prot_rw = simple_ap_to_rw_prot_is_user(ap, false);
6031 if (ns && arm_is_secure(env) && (env->cp15.scr_el3 & SCR_SIF)) {
6032 return prot_rw;
6035 /* TODO have_wxn should be replaced with
6036 * ARM_FEATURE_V8 || (ARM_FEATURE_V7 && ARM_FEATURE_EL2)
6037 * when ARM_FEATURE_EL2 starts getting set. For now we assume all LPAE
6038 * compatible processors have EL2, which is required for [U]WXN.
6040 have_wxn = arm_feature(env, ARM_FEATURE_LPAE);
6042 if (have_wxn) {
6043 wxn = regime_sctlr(env, mmu_idx) & SCTLR_WXN;
6046 if (is_aa64) {
6047 switch (regime_el(env, mmu_idx)) {
6048 case 1:
6049 if (!is_user) {
6050 xn = pxn || (user_rw & PAGE_WRITE);
6052 break;
6053 case 2:
6054 case 3:
6055 break;
6057 } else if (arm_feature(env, ARM_FEATURE_V7)) {
6058 switch (regime_el(env, mmu_idx)) {
6059 case 1:
6060 case 3:
6061 if (is_user) {
6062 xn = xn || !(user_rw & PAGE_READ);
6063 } else {
6064 int uwxn = 0;
6065 if (have_wxn) {
6066 uwxn = regime_sctlr(env, mmu_idx) & SCTLR_UWXN;
6068 xn = xn || !(prot_rw & PAGE_READ) || pxn ||
6069 (uwxn && (user_rw & PAGE_WRITE));
6071 break;
6072 case 2:
6073 break;
6075 } else {
6076 xn = wxn = 0;
6079 if (xn || (wxn && (prot_rw & PAGE_WRITE))) {
6080 return prot_rw;
6082 return prot_rw | PAGE_EXEC;
6085 static bool get_level1_table_address(CPUARMState *env, ARMMMUIdx mmu_idx,
6086 uint32_t *table, uint32_t address)
6088 /* Note that we can only get here for an AArch32 PL0/PL1 lookup */
6089 TCR *tcr = regime_tcr(env, mmu_idx);
6091 if (address & tcr->mask) {
6092 if (tcr->raw_tcr & TTBCR_PD1) {
6093 /* Translation table walk disabled for TTBR1 */
6094 return false;
6096 *table = regime_ttbr(env, mmu_idx, 1) & 0xffffc000;
6097 } else {
6098 if (tcr->raw_tcr & TTBCR_PD0) {
6099 /* Translation table walk disabled for TTBR0 */
6100 return false;
6102 *table = regime_ttbr(env, mmu_idx, 0) & tcr->base_mask;
6104 *table |= (address >> 18) & 0x3ffc;
6105 return true;
6108 /* All loads done in the course of a page table walk go through here.
6109 * TODO: rather than ignoring errors from physical memory reads (which
6110 * are external aborts in ARM terminology) we should propagate this
6111 * error out so that we can turn it into a Data Abort if this walk
6112 * was being done for a CPU load/store or an address translation instruction
6113 * (but not if it was for a debug access).
6115 static uint32_t arm_ldl_ptw(CPUState *cs, hwaddr addr, bool is_secure)
6117 MemTxAttrs attrs = {};
6119 attrs.secure = is_secure;
6120 return address_space_ldl(cs->as, addr, attrs, NULL);
6123 static uint64_t arm_ldq_ptw(CPUState *cs, hwaddr addr, bool is_secure)
6125 MemTxAttrs attrs = {};
6127 attrs.secure = is_secure;
6128 return address_space_ldq(cs->as, addr, attrs, NULL);
6131 static bool get_phys_addr_v5(CPUARMState *env, uint32_t address,
6132 int access_type, ARMMMUIdx mmu_idx,
6133 hwaddr *phys_ptr, int *prot,
6134 target_ulong *page_size, uint32_t *fsr)
6136 CPUState *cs = CPU(arm_env_get_cpu(env));
6137 int code;
6138 uint32_t table;
6139 uint32_t desc;
6140 int type;
6141 int ap;
6142 int domain = 0;
6143 int domain_prot;
6144 hwaddr phys_addr;
6145 uint32_t dacr;
6147 /* Pagetable walk. */
6148 /* Lookup l1 descriptor. */
6149 if (!get_level1_table_address(env, mmu_idx, &table, address)) {
6150 /* Section translation fault if page walk is disabled by PD0 or PD1 */
6151 code = 5;
6152 goto do_fault;
6154 desc = arm_ldl_ptw(cs, table, regime_is_secure(env, mmu_idx));
6155 type = (desc & 3);
6156 domain = (desc >> 5) & 0x0f;
6157 if (regime_el(env, mmu_idx) == 1) {
6158 dacr = env->cp15.dacr_ns;
6159 } else {
6160 dacr = env->cp15.dacr_s;
6162 domain_prot = (dacr >> (domain * 2)) & 3;
6163 if (type == 0) {
6164 /* Section translation fault. */
6165 code = 5;
6166 goto do_fault;
6168 if (domain_prot == 0 || domain_prot == 2) {
6169 if (type == 2)
6170 code = 9; /* Section domain fault. */
6171 else
6172 code = 11; /* Page domain fault. */
6173 goto do_fault;
6175 if (type == 2) {
6176 /* 1Mb section. */
6177 phys_addr = (desc & 0xfff00000) | (address & 0x000fffff);
6178 ap = (desc >> 10) & 3;
6179 code = 13;
6180 *page_size = 1024 * 1024;
6181 } else {
6182 /* Lookup l2 entry. */
6183 if (type == 1) {
6184 /* Coarse pagetable. */
6185 table = (desc & 0xfffffc00) | ((address >> 10) & 0x3fc);
6186 } else {
6187 /* Fine pagetable. */
6188 table = (desc & 0xfffff000) | ((address >> 8) & 0xffc);
6190 desc = arm_ldl_ptw(cs, table, regime_is_secure(env, mmu_idx));
6191 switch (desc & 3) {
6192 case 0: /* Page translation fault. */
6193 code = 7;
6194 goto do_fault;
6195 case 1: /* 64k page. */
6196 phys_addr = (desc & 0xffff0000) | (address & 0xffff);
6197 ap = (desc >> (4 + ((address >> 13) & 6))) & 3;
6198 *page_size = 0x10000;
6199 break;
6200 case 2: /* 4k page. */
6201 phys_addr = (desc & 0xfffff000) | (address & 0xfff);
6202 ap = (desc >> (4 + ((address >> 9) & 6))) & 3;
6203 *page_size = 0x1000;
6204 break;
6205 case 3: /* 1k page, or ARMv6/XScale "extended small (4k) page" */
6206 if (type == 1) {
6207 /* ARMv6/XScale extended small page format */
6208 if (arm_feature(env, ARM_FEATURE_XSCALE)
6209 || arm_feature(env, ARM_FEATURE_V6)) {
6210 phys_addr = (desc & 0xfffff000) | (address & 0xfff);
6211 *page_size = 0x1000;
6212 } else {
6213 /* UNPREDICTABLE in ARMv5; we choose to take a
6214 * page translation fault.
6216 code = 7;
6217 goto do_fault;
6219 } else {
6220 phys_addr = (desc & 0xfffffc00) | (address & 0x3ff);
6221 *page_size = 0x400;
6223 ap = (desc >> 4) & 3;
6224 break;
6225 default:
6226 /* Never happens, but compiler isn't smart enough to tell. */
6227 abort();
6229 code = 15;
6231 *prot = ap_to_rw_prot(env, mmu_idx, ap, domain_prot);
6232 *prot |= *prot ? PAGE_EXEC : 0;
6233 if (!(*prot & (1 << access_type))) {
6234 /* Access permission fault. */
6235 goto do_fault;
6237 *phys_ptr = phys_addr;
6238 return false;
6239 do_fault:
6240 *fsr = code | (domain << 4);
6241 return true;
6244 static bool get_phys_addr_v6(CPUARMState *env, uint32_t address,
6245 int access_type, ARMMMUIdx mmu_idx,
6246 hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot,
6247 target_ulong *page_size, uint32_t *fsr)
6249 CPUState *cs = CPU(arm_env_get_cpu(env));
6250 int code;
6251 uint32_t table;
6252 uint32_t desc;
6253 uint32_t xn;
6254 uint32_t pxn = 0;
6255 int type;
6256 int ap;
6257 int domain = 0;
6258 int domain_prot;
6259 hwaddr phys_addr;
6260 uint32_t dacr;
6261 bool ns;
6263 /* Pagetable walk. */
6264 /* Lookup l1 descriptor. */
6265 if (!get_level1_table_address(env, mmu_idx, &table, address)) {
6266 /* Section translation fault if page walk is disabled by PD0 or PD1 */
6267 code = 5;
6268 goto do_fault;
6270 desc = arm_ldl_ptw(cs, table, regime_is_secure(env, mmu_idx));
6271 type = (desc & 3);
6272 if (type == 0 || (type == 3 && !arm_feature(env, ARM_FEATURE_PXN))) {
6273 /* Section translation fault, or attempt to use the encoding
6274 * which is Reserved on implementations without PXN.
6276 code = 5;
6277 goto do_fault;
6279 if ((type == 1) || !(desc & (1 << 18))) {
6280 /* Page or Section. */
6281 domain = (desc >> 5) & 0x0f;
6283 if (regime_el(env, mmu_idx) == 1) {
6284 dacr = env->cp15.dacr_ns;
6285 } else {
6286 dacr = env->cp15.dacr_s;
6288 domain_prot = (dacr >> (domain * 2)) & 3;
6289 if (domain_prot == 0 || domain_prot == 2) {
6290 if (type != 1) {
6291 code = 9; /* Section domain fault. */
6292 } else {
6293 code = 11; /* Page domain fault. */
6295 goto do_fault;
6297 if (type != 1) {
6298 if (desc & (1 << 18)) {
6299 /* Supersection. */
6300 phys_addr = (desc & 0xff000000) | (address & 0x00ffffff);
6301 phys_addr |= (uint64_t)extract32(desc, 20, 4) << 32;
6302 phys_addr |= (uint64_t)extract32(desc, 5, 4) << 36;
6303 *page_size = 0x1000000;
6304 } else {
6305 /* Section. */
6306 phys_addr = (desc & 0xfff00000) | (address & 0x000fffff);
6307 *page_size = 0x100000;
6309 ap = ((desc >> 10) & 3) | ((desc >> 13) & 4);
6310 xn = desc & (1 << 4);
6311 pxn = desc & 1;
6312 code = 13;
6313 ns = extract32(desc, 19, 1);
6314 } else {
6315 if (arm_feature(env, ARM_FEATURE_PXN)) {
6316 pxn = (desc >> 2) & 1;
6318 ns = extract32(desc, 3, 1);
6319 /* Lookup l2 entry. */
6320 table = (desc & 0xfffffc00) | ((address >> 10) & 0x3fc);
6321 desc = arm_ldl_ptw(cs, table, regime_is_secure(env, mmu_idx));
6322 ap = ((desc >> 4) & 3) | ((desc >> 7) & 4);
6323 switch (desc & 3) {
6324 case 0: /* Page translation fault. */
6325 code = 7;
6326 goto do_fault;
6327 case 1: /* 64k page. */
6328 phys_addr = (desc & 0xffff0000) | (address & 0xffff);
6329 xn = desc & (1 << 15);
6330 *page_size = 0x10000;
6331 break;
6332 case 2: case 3: /* 4k page. */
6333 phys_addr = (desc & 0xfffff000) | (address & 0xfff);
6334 xn = desc & 1;
6335 *page_size = 0x1000;
6336 break;
6337 default:
6338 /* Never happens, but compiler isn't smart enough to tell. */
6339 abort();
6341 code = 15;
6343 if (domain_prot == 3) {
6344 *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
6345 } else {
6346 if (pxn && !regime_is_user(env, mmu_idx)) {
6347 xn = 1;
6349 if (xn && access_type == 2)
6350 goto do_fault;
6352 if (arm_feature(env, ARM_FEATURE_V6K) &&
6353 (regime_sctlr(env, mmu_idx) & SCTLR_AFE)) {
6354 /* The simplified model uses AP[0] as an access control bit. */
6355 if ((ap & 1) == 0) {
6356 /* Access flag fault. */
6357 code = (code == 15) ? 6 : 3;
6358 goto do_fault;
6360 *prot = simple_ap_to_rw_prot(env, mmu_idx, ap >> 1);
6361 } else {
6362 *prot = ap_to_rw_prot(env, mmu_idx, ap, domain_prot);
6364 if (*prot && !xn) {
6365 *prot |= PAGE_EXEC;
6367 if (!(*prot & (1 << access_type))) {
6368 /* Access permission fault. */
6369 goto do_fault;
6372 if (ns) {
6373 /* The NS bit will (as required by the architecture) have no effect if
6374 * the CPU doesn't support TZ or this is a non-secure translation
6375 * regime, because the attribute will already be non-secure.
6377 attrs->secure = false;
6379 *phys_ptr = phys_addr;
6380 return false;
6381 do_fault:
6382 *fsr = code | (domain << 4);
6383 return true;
6386 /* Fault type for long-descriptor MMU fault reporting; this corresponds
6387 * to bits [5..2] in the STATUS field in long-format DFSR/IFSR.
6389 typedef enum {
6390 translation_fault = 1,
6391 access_fault = 2,
6392 permission_fault = 3,
6393 } MMUFaultType;
6395 static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address,
6396 int access_type, ARMMMUIdx mmu_idx,
6397 hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot,
6398 target_ulong *page_size_ptr, uint32_t *fsr)
6400 CPUState *cs = CPU(arm_env_get_cpu(env));
6401 /* Read an LPAE long-descriptor translation table. */
6402 MMUFaultType fault_type = translation_fault;
6403 uint32_t level = 1;
6404 uint32_t epd = 0;
6405 int32_t tsz;
6406 uint32_t tg;
6407 uint64_t ttbr;
6408 int ttbr_select;
6409 hwaddr descaddr, descmask;
6410 uint32_t tableattrs;
6411 target_ulong page_size;
6412 uint32_t attrs;
6413 int32_t granule_sz = 9;
6414 int32_t va_size = 32;
6415 int32_t tbi = 0;
6416 TCR *tcr = regime_tcr(env, mmu_idx);
6417 int ap, ns, xn, pxn;
6418 uint32_t el = regime_el(env, mmu_idx);
6419 bool ttbr1_valid = true;
6421 /* TODO:
6422 * This code does not handle the different format TCR for VTCR_EL2.
6423 * This code also does not support shareability levels.
6424 * Attribute and permission bit handling should also be checked when adding
6425 * support for those page table walks.
6427 if (arm_el_is_aa64(env, el)) {
6428 va_size = 64;
6429 if (el > 1) {
6430 if (mmu_idx != ARMMMUIdx_S2NS) {
6431 tbi = extract64(tcr->raw_tcr, 20, 1);
6433 } else {
6434 if (extract64(address, 55, 1)) {
6435 tbi = extract64(tcr->raw_tcr, 38, 1);
6436 } else {
6437 tbi = extract64(tcr->raw_tcr, 37, 1);
6440 tbi *= 8;
6442 /* If we are in 64-bit EL2 or EL3 then there is no TTBR1, so mark it
6443 * invalid.
6445 if (el > 1) {
6446 ttbr1_valid = false;
6448 } else {
6449 /* There is no TTBR1 for EL2 */
6450 if (el == 2) {
6451 ttbr1_valid = false;
6455 /* Determine whether this address is in the region controlled by
6456 * TTBR0 or TTBR1 (or if it is in neither region and should fault).
6457 * This is a Non-secure PL0/1 stage 1 translation, so controlled by
6458 * TTBCR/TTBR0/TTBR1 in accordance with ARM ARM DDI0406C table B-32:
6460 uint32_t t0sz = extract32(tcr->raw_tcr, 0, 6);
6461 if (va_size == 64) {
6462 t0sz = MIN(t0sz, 39);
6463 t0sz = MAX(t0sz, 16);
6465 uint32_t t1sz = extract32(tcr->raw_tcr, 16, 6);
6466 if (va_size == 64) {
6467 t1sz = MIN(t1sz, 39);
6468 t1sz = MAX(t1sz, 16);
6470 if (t0sz && !extract64(address, va_size - t0sz, t0sz - tbi)) {
6471 /* there is a ttbr0 region and we are in it (high bits all zero) */
6472 ttbr_select = 0;
6473 } else if (ttbr1_valid && t1sz &&
6474 !extract64(~address, va_size - t1sz, t1sz - tbi)) {
6475 /* there is a ttbr1 region and we are in it (high bits all one) */
6476 ttbr_select = 1;
6477 } else if (!t0sz) {
6478 /* ttbr0 region is "everything not in the ttbr1 region" */
6479 ttbr_select = 0;
6480 } else if (!t1sz && ttbr1_valid) {
6481 /* ttbr1 region is "everything not in the ttbr0 region" */
6482 ttbr_select = 1;
6483 } else {
6484 /* in the gap between the two regions, this is a Translation fault */
6485 fault_type = translation_fault;
6486 goto do_fault;
6489 /* Note that QEMU ignores shareability and cacheability attributes,
6490 * so we don't need to do anything with the SH, ORGN, IRGN fields
6491 * in the TTBCR. Similarly, TTBCR:A1 selects whether we get the
6492 * ASID from TTBR0 or TTBR1, but QEMU's TLB doesn't currently
6493 * implement any ASID-like capability so we can ignore it (instead
6494 * we will always flush the TLB any time the ASID is changed).
6496 if (ttbr_select == 0) {
6497 ttbr = regime_ttbr(env, mmu_idx, 0);
6498 if (el < 2) {
6499 epd = extract32(tcr->raw_tcr, 7, 1);
6501 tsz = t0sz;
6503 tg = extract32(tcr->raw_tcr, 14, 2);
6504 if (tg == 1) { /* 64KB pages */
6505 granule_sz = 13;
6507 if (tg == 2) { /* 16KB pages */
6508 granule_sz = 11;
6510 } else {
6511 /* We should only be here if TTBR1 is valid */
6512 assert(ttbr1_valid);
6514 ttbr = regime_ttbr(env, mmu_idx, 1);
6515 epd = extract32(tcr->raw_tcr, 23, 1);
6516 tsz = t1sz;
6518 tg = extract32(tcr->raw_tcr, 30, 2);
6519 if (tg == 3) { /* 64KB pages */
6520 granule_sz = 13;
6522 if (tg == 1) { /* 16KB pages */
6523 granule_sz = 11;
6527 /* Here we should have set up all the parameters for the translation:
6528 * va_size, ttbr, epd, tsz, granule_sz, tbi
6531 if (epd) {
6532 /* Translation table walk disabled => Translation fault on TLB miss
6533 * Note: This is always 0 on 64-bit EL2 and EL3.
6535 goto do_fault;
6538 /* The starting level depends on the virtual address size (which can be
6539 * up to 48 bits) and the translation granule size. It indicates the number
6540 * of strides (granule_sz bits at a time) needed to consume the bits
6541 * of the input address. In the pseudocode this is:
6542 * level = 4 - RoundUp((inputsize - grainsize) / stride)
6543 * where their 'inputsize' is our 'va_size - tsz', 'grainsize' is
6544 * our 'granule_sz + 3' and 'stride' is our 'granule_sz'.
6545 * Applying the usual "rounded up m/n is (m+n-1)/n" and simplifying:
6546 * = 4 - (va_size - tsz - granule_sz - 3 + granule_sz - 1) / granule_sz
6547 * = 4 - (va_size - tsz - 4) / granule_sz;
6549 level = 4 - (va_size - tsz - 4) / granule_sz;
6551 /* Clear the vaddr bits which aren't part of the within-region address,
6552 * so that we don't have to special case things when calculating the
6553 * first descriptor address.
6555 if (tsz) {
6556 address &= (1ULL << (va_size - tsz)) - 1;
6559 descmask = (1ULL << (granule_sz + 3)) - 1;
6561 /* Now we can extract the actual base address from the TTBR */
6562 descaddr = extract64(ttbr, 0, 48);
6563 descaddr &= ~((1ULL << (va_size - tsz - (granule_sz * (4 - level)))) - 1);
6565 /* Secure accesses start with the page table in secure memory and
6566 * can be downgraded to non-secure at any step. Non-secure accesses
6567 * remain non-secure. We implement this by just ORing in the NSTable/NS
6568 * bits at each step.
6570 tableattrs = regime_is_secure(env, mmu_idx) ? 0 : (1 << 4);
6571 for (;;) {
6572 uint64_t descriptor;
6573 bool nstable;
6575 descaddr |= (address >> (granule_sz * (4 - level))) & descmask;
6576 descaddr &= ~7ULL;
6577 nstable = extract32(tableattrs, 4, 1);
6578 descriptor = arm_ldq_ptw(cs, descaddr, !nstable);
6579 if (!(descriptor & 1) ||
6580 (!(descriptor & 2) && (level == 3))) {
6581 /* Invalid, or the Reserved level 3 encoding */
6582 goto do_fault;
6584 descaddr = descriptor & 0xfffffff000ULL;
6586 if ((descriptor & 2) && (level < 3)) {
6587 /* Table entry. The top five bits are attributes which may
6588 * propagate down through lower levels of the table (and
6589 * which are all arranged so that 0 means "no effect", so
6590 * we can gather them up by ORing in the bits at each level).
6592 tableattrs |= extract64(descriptor, 59, 5);
6593 level++;
6594 continue;
6596 /* Block entry at level 1 or 2, or page entry at level 3.
6597 * These are basically the same thing, although the number
6598 * of bits we pull in from the vaddr varies.
6600 page_size = (1ULL << ((granule_sz * (4 - level)) + 3));
6601 descaddr |= (address & (page_size - 1));
6602 /* Extract attributes from the descriptor and merge with table attrs */
6603 attrs = extract64(descriptor, 2, 10)
6604 | (extract64(descriptor, 52, 12) << 10);
6605 attrs |= extract32(tableattrs, 0, 2) << 11; /* XN, PXN */
6606 attrs |= extract32(tableattrs, 3, 1) << 5; /* APTable[1] => AP[2] */
6607 /* The sense of AP[1] vs APTable[0] is reversed, as APTable[0] == 1
6608 * means "force PL1 access only", which means forcing AP[1] to 0.
6610 if (extract32(tableattrs, 2, 1)) {
6611 attrs &= ~(1 << 4);
6613 attrs |= nstable << 3; /* NS */
6614 break;
6616 /* Here descaddr is the final physical address, and attributes
6617 * are all in attrs.
6619 fault_type = access_fault;
6620 if ((attrs & (1 << 8)) == 0) {
6621 /* Access flag */
6622 goto do_fault;
6625 ap = extract32(attrs, 4, 2);
6626 ns = extract32(attrs, 3, 1);
6627 xn = extract32(attrs, 12, 1);
6628 pxn = extract32(attrs, 11, 1);
6630 *prot = get_S1prot(env, mmu_idx, va_size == 64, ap, ns, xn, pxn);
6632 fault_type = permission_fault;
6633 if (!(*prot & (1 << access_type))) {
6634 goto do_fault;
6637 if (ns) {
6638 /* The NS bit will (as required by the architecture) have no effect if
6639 * the CPU doesn't support TZ or this is a non-secure translation
6640 * regime, because the attribute will already be non-secure.
6642 txattrs->secure = false;
6644 *phys_ptr = descaddr;
6645 *page_size_ptr = page_size;
6646 return false;
6648 do_fault:
6649 /* Long-descriptor format IFSR/DFSR value */
6650 *fsr = (1 << 9) | (fault_type << 2) | level;
6651 return true;
6654 static inline void get_phys_addr_pmsav7_default(CPUARMState *env,
6655 ARMMMUIdx mmu_idx,
6656 int32_t address, int *prot)
6658 *prot = PAGE_READ | PAGE_WRITE;
6659 switch (address) {
6660 case 0xF0000000 ... 0xFFFFFFFF:
6661 if (regime_sctlr(env, mmu_idx) & SCTLR_V) { /* hivecs execing is ok */
6662 *prot |= PAGE_EXEC;
6664 break;
6665 case 0x00000000 ... 0x7FFFFFFF:
6666 *prot |= PAGE_EXEC;
6667 break;
6672 static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address,
6673 int access_type, ARMMMUIdx mmu_idx,
6674 hwaddr *phys_ptr, int *prot, uint32_t *fsr)
6676 ARMCPU *cpu = arm_env_get_cpu(env);
6677 int n;
6678 bool is_user = regime_is_user(env, mmu_idx);
6680 *phys_ptr = address;
6681 *prot = 0;
6683 if (regime_translation_disabled(env, mmu_idx)) { /* MPU disabled */
6684 get_phys_addr_pmsav7_default(env, mmu_idx, address, prot);
6685 } else { /* MPU enabled */
6686 for (n = (int)cpu->pmsav7_dregion - 1; n >= 0; n--) {
6687 /* region search */
6688 uint32_t base = env->pmsav7.drbar[n];
6689 uint32_t rsize = extract32(env->pmsav7.drsr[n], 1, 5);
6690 uint32_t rmask;
6691 bool srdis = false;
6693 if (!(env->pmsav7.drsr[n] & 0x1)) {
6694 continue;
6697 if (!rsize) {
6698 qemu_log_mask(LOG_GUEST_ERROR, "DRSR.Rsize field can not be 0");
6699 continue;
6701 rsize++;
6702 rmask = (1ull << rsize) - 1;
6704 if (base & rmask) {
6705 qemu_log_mask(LOG_GUEST_ERROR, "DRBAR %" PRIx32 " misaligned "
6706 "to DRSR region size, mask = %" PRIx32,
6707 base, rmask);
6708 continue;
6711 if (address < base || address > base + rmask) {
6712 continue;
6715 /* Region matched */
6717 if (rsize >= 8) { /* no subregions for regions < 256 bytes */
6718 int i, snd;
6719 uint32_t srdis_mask;
6721 rsize -= 3; /* sub region size (power of 2) */
6722 snd = ((address - base) >> rsize) & 0x7;
6723 srdis = extract32(env->pmsav7.drsr[n], snd + 8, 1);
6725 srdis_mask = srdis ? 0x3 : 0x0;
6726 for (i = 2; i <= 8 && rsize < TARGET_PAGE_BITS; i *= 2) {
6727 /* This will check in groups of 2, 4 and then 8, whether
6728 * the subregion bits are consistent. rsize is incremented
6729 * back up to give the region size, considering consistent
6730 * adjacent subregions as one region. Stop testing if rsize
6731 * is already big enough for an entire QEMU page.
6733 int snd_rounded = snd & ~(i - 1);
6734 uint32_t srdis_multi = extract32(env->pmsav7.drsr[n],
6735 snd_rounded + 8, i);
6736 if (srdis_mask ^ srdis_multi) {
6737 break;
6739 srdis_mask = (srdis_mask << i) | srdis_mask;
6740 rsize++;
6743 if (rsize < TARGET_PAGE_BITS) {
6744 qemu_log_mask(LOG_UNIMP, "No support for MPU (sub)region"
6745 "alignment of %" PRIu32 " bits. Minimum is %d\n",
6746 rsize, TARGET_PAGE_BITS);
6747 continue;
6749 if (srdis) {
6750 continue;
6752 break;
6755 if (n == -1) { /* no hits */
6756 if (cpu->pmsav7_dregion &&
6757 (is_user || !(regime_sctlr(env, mmu_idx) & SCTLR_BR))) {
6758 /* background fault */
6759 *fsr = 0;
6760 return true;
6762 get_phys_addr_pmsav7_default(env, mmu_idx, address, prot);
6763 } else { /* a MPU hit! */
6764 uint32_t ap = extract32(env->pmsav7.dracr[n], 8, 3);
6766 if (is_user) { /* User mode AP bit decoding */
6767 switch (ap) {
6768 case 0:
6769 case 1:
6770 case 5:
6771 break; /* no access */
6772 case 3:
6773 *prot |= PAGE_WRITE;
6774 /* fall through */
6775 case 2:
6776 case 6:
6777 *prot |= PAGE_READ | PAGE_EXEC;
6778 break;
6779 default:
6780 qemu_log_mask(LOG_GUEST_ERROR,
6781 "Bad value for AP bits in DRACR %"
6782 PRIx32 "\n", ap);
6784 } else { /* Priv. mode AP bits decoding */
6785 switch (ap) {
6786 case 0:
6787 break; /* no access */
6788 case 1:
6789 case 2:
6790 case 3:
6791 *prot |= PAGE_WRITE;
6792 /* fall through */
6793 case 5:
6794 case 6:
6795 *prot |= PAGE_READ | PAGE_EXEC;
6796 break;
6797 default:
6798 qemu_log_mask(LOG_GUEST_ERROR,
6799 "Bad value for AP bits in DRACR %"
6800 PRIx32 "\n", ap);
6804 /* execute never */
6805 if (env->pmsav7.dracr[n] & (1 << 12)) {
6806 *prot &= ~PAGE_EXEC;
6811 *fsr = 0x00d; /* Permission fault */
6812 return !(*prot & (1 << access_type));
6815 static bool get_phys_addr_pmsav5(CPUARMState *env, uint32_t address,
6816 int access_type, ARMMMUIdx mmu_idx,
6817 hwaddr *phys_ptr, int *prot, uint32_t *fsr)
6819 int n;
6820 uint32_t mask;
6821 uint32_t base;
6822 bool is_user = regime_is_user(env, mmu_idx);
6824 *phys_ptr = address;
6825 for (n = 7; n >= 0; n--) {
6826 base = env->cp15.c6_region[n];
6827 if ((base & 1) == 0) {
6828 continue;
6830 mask = 1 << ((base >> 1) & 0x1f);
6831 /* Keep this shift separate from the above to avoid an
6832 (undefined) << 32. */
6833 mask = (mask << 1) - 1;
6834 if (((base ^ address) & ~mask) == 0) {
6835 break;
6838 if (n < 0) {
6839 *fsr = 2;
6840 return true;
6843 if (access_type == 2) {
6844 mask = env->cp15.pmsav5_insn_ap;
6845 } else {
6846 mask = env->cp15.pmsav5_data_ap;
6848 mask = (mask >> (n * 4)) & 0xf;
6849 switch (mask) {
6850 case 0:
6851 *fsr = 1;
6852 return true;
6853 case 1:
6854 if (is_user) {
6855 *fsr = 1;
6856 return true;
6858 *prot = PAGE_READ | PAGE_WRITE;
6859 break;
6860 case 2:
6861 *prot = PAGE_READ;
6862 if (!is_user) {
6863 *prot |= PAGE_WRITE;
6865 break;
6866 case 3:
6867 *prot = PAGE_READ | PAGE_WRITE;
6868 break;
6869 case 5:
6870 if (is_user) {
6871 *fsr = 1;
6872 return true;
6874 *prot = PAGE_READ;
6875 break;
6876 case 6:
6877 *prot = PAGE_READ;
6878 break;
6879 default:
6880 /* Bad permission. */
6881 *fsr = 1;
6882 return true;
6884 *prot |= PAGE_EXEC;
6885 return false;
6888 /* get_phys_addr - get the physical address for this virtual address
6890 * Find the physical address corresponding to the given virtual address,
6891 * by doing a translation table walk on MMU based systems or using the
6892 * MPU state on MPU based systems.
6894 * Returns false if the translation was successful. Otherwise, phys_ptr, attrs,
6895 * prot and page_size may not be filled in, and the populated fsr value provides
6896 * information on why the translation aborted, in the format of a
6897 * DFSR/IFSR fault register, with the following caveats:
6898 * * we honour the short vs long DFSR format differences.
6899 * * the WnR bit is never set (the caller must do this).
6900 * * for PSMAv5 based systems we don't bother to return a full FSR format
6901 * value.
6903 * @env: CPUARMState
6904 * @address: virtual address to get physical address for
6905 * @access_type: 0 for read, 1 for write, 2 for execute
6906 * @mmu_idx: MMU index indicating required translation regime
6907 * @phys_ptr: set to the physical address corresponding to the virtual address
6908 * @attrs: set to the memory transaction attributes to use
6909 * @prot: set to the permissions for the page containing phys_ptr
6910 * @page_size: set to the size of the page containing phys_ptr
6911 * @fsr: set to the DFSR/IFSR value on failure
6913 static inline bool get_phys_addr(CPUARMState *env, target_ulong address,
6914 int access_type, ARMMMUIdx mmu_idx,
6915 hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot,
6916 target_ulong *page_size, uint32_t *fsr)
6918 if (mmu_idx == ARMMMUIdx_S12NSE0 || mmu_idx == ARMMMUIdx_S12NSE1) {
6919 /* TODO: when we support EL2 we should here call ourselves recursively
6920 * to do the stage 1 and then stage 2 translations. The arm_ld*_ptw
6921 * functions will also need changing to perform ARMMMUIdx_S2NS loads
6922 * rather than direct physical memory loads when appropriate.
6923 * For non-EL2 CPUs a stage1+stage2 translation is just stage 1.
6925 assert(!arm_feature(env, ARM_FEATURE_EL2));
6926 mmu_idx += ARMMMUIdx_S1NSE0;
6929 /* The page table entries may downgrade secure to non-secure, but
6930 * cannot upgrade an non-secure translation regime's attributes
6931 * to secure.
6933 attrs->secure = regime_is_secure(env, mmu_idx);
6934 attrs->user = regime_is_user(env, mmu_idx);
6936 /* Fast Context Switch Extension. This doesn't exist at all in v8.
6937 * In v7 and earlier it affects all stage 1 translations.
6939 if (address < 0x02000000 && mmu_idx != ARMMMUIdx_S2NS
6940 && !arm_feature(env, ARM_FEATURE_V8)) {
6941 if (regime_el(env, mmu_idx) == 3) {
6942 address += env->cp15.fcseidr_s;
6943 } else {
6944 address += env->cp15.fcseidr_ns;
6948 /* pmsav7 has special handling for when MPU is disabled so call it before
6949 * the common MMU/MPU disabled check below.
6951 if (arm_feature(env, ARM_FEATURE_MPU) &&
6952 arm_feature(env, ARM_FEATURE_V7)) {
6953 *page_size = TARGET_PAGE_SIZE;
6954 return get_phys_addr_pmsav7(env, address, access_type, mmu_idx,
6955 phys_ptr, prot, fsr);
6958 if (regime_translation_disabled(env, mmu_idx)) {
6959 /* MMU/MPU disabled. */
6960 *phys_ptr = address;
6961 *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
6962 *page_size = TARGET_PAGE_SIZE;
6963 return 0;
6966 if (arm_feature(env, ARM_FEATURE_MPU)) {
6967 /* Pre-v7 MPU */
6968 *page_size = TARGET_PAGE_SIZE;
6969 return get_phys_addr_pmsav5(env, address, access_type, mmu_idx,
6970 phys_ptr, prot, fsr);
6973 if (regime_using_lpae_format(env, mmu_idx)) {
6974 return get_phys_addr_lpae(env, address, access_type, mmu_idx, phys_ptr,
6975 attrs, prot, page_size, fsr);
6976 } else if (regime_sctlr(env, mmu_idx) & SCTLR_XP) {
6977 return get_phys_addr_v6(env, address, access_type, mmu_idx, phys_ptr,
6978 attrs, prot, page_size, fsr);
6979 } else {
6980 return get_phys_addr_v5(env, address, access_type, mmu_idx, phys_ptr,
6981 prot, page_size, fsr);
6985 /* Walk the page table and (if the mapping exists) add the page
6986 * to the TLB. Return false on success, or true on failure. Populate
6987 * fsr with ARM DFSR/IFSR fault register format value on failure.
6989 bool arm_tlb_fill(CPUState *cs, vaddr address,
6990 int access_type, int mmu_idx, uint32_t *fsr)
6992 ARMCPU *cpu = ARM_CPU(cs);
6993 CPUARMState *env = &cpu->env;
6994 hwaddr phys_addr;
6995 target_ulong page_size;
6996 int prot;
6997 int ret;
6998 MemTxAttrs attrs = {};
7000 ret = get_phys_addr(env, address, access_type, mmu_idx, &phys_addr,
7001 &attrs, &prot, &page_size, fsr);
7002 if (!ret) {
7003 /* Map a single [sub]page. */
7004 phys_addr &= TARGET_PAGE_MASK;
7005 address &= TARGET_PAGE_MASK;
7006 tlb_set_page_with_attrs(cs, address, phys_addr, attrs,
7007 prot, mmu_idx, page_size);
7008 return 0;
7011 return ret;
7014 hwaddr arm_cpu_get_phys_page_debug(CPUState *cs, vaddr addr)
7016 ARMCPU *cpu = ARM_CPU(cs);
7017 CPUARMState *env = &cpu->env;
7018 hwaddr phys_addr;
7019 target_ulong page_size;
7020 int prot;
7021 bool ret;
7022 uint32_t fsr;
7023 MemTxAttrs attrs = {};
7025 ret = get_phys_addr(env, addr, 0, cpu_mmu_index(env, false), &phys_addr,
7026 &attrs, &prot, &page_size, &fsr);
7028 if (ret) {
7029 return -1;
7032 return phys_addr;
7035 void HELPER(set_r13_banked)(CPUARMState *env, uint32_t mode, uint32_t val)
7037 if ((env->uncached_cpsr & CPSR_M) == mode) {
7038 env->regs[13] = val;
7039 } else {
7040 env->banked_r13[bank_number(mode)] = val;
7044 uint32_t HELPER(get_r13_banked)(CPUARMState *env, uint32_t mode)
7046 if ((env->uncached_cpsr & CPSR_M) == mode) {
7047 return env->regs[13];
7048 } else {
7049 return env->banked_r13[bank_number(mode)];
7053 uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg)
7055 ARMCPU *cpu = arm_env_get_cpu(env);
7057 switch (reg) {
7058 case 0: /* APSR */
7059 return xpsr_read(env) & 0xf8000000;
7060 case 1: /* IAPSR */
7061 return xpsr_read(env) & 0xf80001ff;
7062 case 2: /* EAPSR */
7063 return xpsr_read(env) & 0xff00fc00;
7064 case 3: /* xPSR */
7065 return xpsr_read(env) & 0xff00fdff;
7066 case 5: /* IPSR */
7067 return xpsr_read(env) & 0x000001ff;
7068 case 6: /* EPSR */
7069 return xpsr_read(env) & 0x0700fc00;
7070 case 7: /* IEPSR */
7071 return xpsr_read(env) & 0x0700edff;
7072 case 8: /* MSP */
7073 return env->v7m.current_sp ? env->v7m.other_sp : env->regs[13];
7074 case 9: /* PSP */
7075 return env->v7m.current_sp ? env->regs[13] : env->v7m.other_sp;
7076 case 16: /* PRIMASK */
7077 return (env->daif & PSTATE_I) != 0;
7078 case 17: /* BASEPRI */
7079 case 18: /* BASEPRI_MAX */
7080 return env->v7m.basepri;
7081 case 19: /* FAULTMASK */
7082 return (env->daif & PSTATE_F) != 0;
7083 case 20: /* CONTROL */
7084 return env->v7m.control;
7085 default:
7086 /* ??? For debugging only. */
7087 cpu_abort(CPU(cpu), "Unimplemented system register read (%d)\n", reg);
7088 return 0;
7092 void HELPER(v7m_msr)(CPUARMState *env, uint32_t reg, uint32_t val)
7094 ARMCPU *cpu = arm_env_get_cpu(env);
7096 switch (reg) {
7097 case 0: /* APSR */
7098 xpsr_write(env, val, 0xf8000000);
7099 break;
7100 case 1: /* IAPSR */
7101 xpsr_write(env, val, 0xf8000000);
7102 break;
7103 case 2: /* EAPSR */
7104 xpsr_write(env, val, 0xfe00fc00);
7105 break;
7106 case 3: /* xPSR */
7107 xpsr_write(env, val, 0xfe00fc00);
7108 break;
7109 case 5: /* IPSR */
7110 /* IPSR bits are readonly. */
7111 break;
7112 case 6: /* EPSR */
7113 xpsr_write(env, val, 0x0600fc00);
7114 break;
7115 case 7: /* IEPSR */
7116 xpsr_write(env, val, 0x0600fc00);
7117 break;
7118 case 8: /* MSP */
7119 if (env->v7m.current_sp)
7120 env->v7m.other_sp = val;
7121 else
7122 env->regs[13] = val;
7123 break;
7124 case 9: /* PSP */
7125 if (env->v7m.current_sp)
7126 env->regs[13] = val;
7127 else
7128 env->v7m.other_sp = val;
7129 break;
7130 case 16: /* PRIMASK */
7131 if (val & 1) {
7132 env->daif |= PSTATE_I;
7133 } else {
7134 env->daif &= ~PSTATE_I;
7136 break;
7137 case 17: /* BASEPRI */
7138 env->v7m.basepri = val & 0xff;
7139 break;
7140 case 18: /* BASEPRI_MAX */
7141 val &= 0xff;
7142 if (val != 0 && (val < env->v7m.basepri || env->v7m.basepri == 0))
7143 env->v7m.basepri = val;
7144 break;
7145 case 19: /* FAULTMASK */
7146 if (val & 1) {
7147 env->daif |= PSTATE_F;
7148 } else {
7149 env->daif &= ~PSTATE_F;
7151 break;
7152 case 20: /* CONTROL */
7153 env->v7m.control = val & 3;
7154 switch_v7m_sp(env, (val & 2) != 0);
7155 break;
7156 default:
7157 /* ??? For debugging only. */
7158 cpu_abort(CPU(cpu), "Unimplemented system register write (%d)\n", reg);
7159 return;
7163 #endif
7165 void HELPER(dc_zva)(CPUARMState *env, uint64_t vaddr_in)
7167 /* Implement DC ZVA, which zeroes a fixed-length block of memory.
7168 * Note that we do not implement the (architecturally mandated)
7169 * alignment fault for attempts to use this on Device memory
7170 * (which matches the usual QEMU behaviour of not implementing either
7171 * alignment faults or any memory attribute handling).
7174 ARMCPU *cpu = arm_env_get_cpu(env);
7175 uint64_t blocklen = 4 << cpu->dcz_blocksize;
7176 uint64_t vaddr = vaddr_in & ~(blocklen - 1);
7178 #ifndef CONFIG_USER_ONLY
7180 /* Slightly awkwardly, QEMU's TARGET_PAGE_SIZE may be less than
7181 * the block size so we might have to do more than one TLB lookup.
7182 * We know that in fact for any v8 CPU the page size is at least 4K
7183 * and the block size must be 2K or less, but TARGET_PAGE_SIZE is only
7184 * 1K as an artefact of legacy v5 subpage support being present in the
7185 * same QEMU executable.
7187 int maxidx = DIV_ROUND_UP(blocklen, TARGET_PAGE_SIZE);
7188 void *hostaddr[maxidx];
7189 int try, i;
7190 unsigned mmu_idx = cpu_mmu_index(env, false);
7191 TCGMemOpIdx oi = make_memop_idx(MO_UB, mmu_idx);
7193 for (try = 0; try < 2; try++) {
7195 for (i = 0; i < maxidx; i++) {
7196 hostaddr[i] = tlb_vaddr_to_host(env,
7197 vaddr + TARGET_PAGE_SIZE * i,
7198 1, mmu_idx);
7199 if (!hostaddr[i]) {
7200 break;
7203 if (i == maxidx) {
7204 /* If it's all in the TLB it's fair game for just writing to;
7205 * we know we don't need to update dirty status, etc.
7207 for (i = 0; i < maxidx - 1; i++) {
7208 memset(hostaddr[i], 0, TARGET_PAGE_SIZE);
7210 memset(hostaddr[i], 0, blocklen - (i * TARGET_PAGE_SIZE));
7211 return;
7213 /* OK, try a store and see if we can populate the tlb. This
7214 * might cause an exception if the memory isn't writable,
7215 * in which case we will longjmp out of here. We must for
7216 * this purpose use the actual register value passed to us
7217 * so that we get the fault address right.
7219 helper_ret_stb_mmu(env, vaddr_in, 0, oi, GETRA());
7220 /* Now we can populate the other TLB entries, if any */
7221 for (i = 0; i < maxidx; i++) {
7222 uint64_t va = vaddr + TARGET_PAGE_SIZE * i;
7223 if (va != (vaddr_in & TARGET_PAGE_MASK)) {
7224 helper_ret_stb_mmu(env, va, 0, oi, GETRA());
7229 /* Slow path (probably attempt to do this to an I/O device or
7230 * similar, or clearing of a block of code we have translations
7231 * cached for). Just do a series of byte writes as the architecture
7232 * demands. It's not worth trying to use a cpu_physical_memory_map(),
7233 * memset(), unmap() sequence here because:
7234 * + we'd need to account for the blocksize being larger than a page
7235 * + the direct-RAM access case is almost always going to be dealt
7236 * with in the fastpath code above, so there's no speed benefit
7237 * + we would have to deal with the map returning NULL because the
7238 * bounce buffer was in use
7240 for (i = 0; i < blocklen; i++) {
7241 helper_ret_stb_mmu(env, vaddr + i, 0, oi, GETRA());
7244 #else
7245 memset(g2h(vaddr), 0, blocklen);
7246 #endif
7249 /* Note that signed overflow is undefined in C. The following routines are
7250 careful to use unsigned types where modulo arithmetic is required.
7251 Failure to do so _will_ break on newer gcc. */
7253 /* Signed saturating arithmetic. */
7255 /* Perform 16-bit signed saturating addition. */
7256 static inline uint16_t add16_sat(uint16_t a, uint16_t b)
7258 uint16_t res;
7260 res = a + b;
7261 if (((res ^ a) & 0x8000) && !((a ^ b) & 0x8000)) {
7262 if (a & 0x8000)
7263 res = 0x8000;
7264 else
7265 res = 0x7fff;
7267 return res;
7270 /* Perform 8-bit signed saturating addition. */
7271 static inline uint8_t add8_sat(uint8_t a, uint8_t b)
7273 uint8_t res;
7275 res = a + b;
7276 if (((res ^ a) & 0x80) && !((a ^ b) & 0x80)) {
7277 if (a & 0x80)
7278 res = 0x80;
7279 else
7280 res = 0x7f;
7282 return res;
7285 /* Perform 16-bit signed saturating subtraction. */
7286 static inline uint16_t sub16_sat(uint16_t a, uint16_t b)
7288 uint16_t res;
7290 res = a - b;
7291 if (((res ^ a) & 0x8000) && ((a ^ b) & 0x8000)) {
7292 if (a & 0x8000)
7293 res = 0x8000;
7294 else
7295 res = 0x7fff;
7297 return res;
7300 /* Perform 8-bit signed saturating subtraction. */
7301 static inline uint8_t sub8_sat(uint8_t a, uint8_t b)
7303 uint8_t res;
7305 res = a - b;
7306 if (((res ^ a) & 0x80) && ((a ^ b) & 0x80)) {
7307 if (a & 0x80)
7308 res = 0x80;
7309 else
7310 res = 0x7f;
7312 return res;
7315 #define ADD16(a, b, n) RESULT(add16_sat(a, b), n, 16);
7316 #define SUB16(a, b, n) RESULT(sub16_sat(a, b), n, 16);
7317 #define ADD8(a, b, n) RESULT(add8_sat(a, b), n, 8);
7318 #define SUB8(a, b, n) RESULT(sub8_sat(a, b), n, 8);
7319 #define PFX q
7321 #include "op_addsub.h"
7323 /* Unsigned saturating arithmetic. */
7324 static inline uint16_t add16_usat(uint16_t a, uint16_t b)
7326 uint16_t res;
7327 res = a + b;
7328 if (res < a)
7329 res = 0xffff;
7330 return res;
7333 static inline uint16_t sub16_usat(uint16_t a, uint16_t b)
7335 if (a > b)
7336 return a - b;
7337 else
7338 return 0;
7341 static inline uint8_t add8_usat(uint8_t a, uint8_t b)
7343 uint8_t res;
7344 res = a + b;
7345 if (res < a)
7346 res = 0xff;
7347 return res;
7350 static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
7352 if (a > b)
7353 return a - b;
7354 else
7355 return 0;
7358 #define ADD16(a, b, n) RESULT(add16_usat(a, b), n, 16);
7359 #define SUB16(a, b, n) RESULT(sub16_usat(a, b), n, 16);
7360 #define ADD8(a, b, n) RESULT(add8_usat(a, b), n, 8);
7361 #define SUB8(a, b, n) RESULT(sub8_usat(a, b), n, 8);
7362 #define PFX uq
7364 #include "op_addsub.h"
7366 /* Signed modulo arithmetic. */
7367 #define SARITH16(a, b, n, op) do { \
7368 int32_t sum; \
7369 sum = (int32_t)(int16_t)(a) op (int32_t)(int16_t)(b); \
7370 RESULT(sum, n, 16); \
7371 if (sum >= 0) \
7372 ge |= 3 << (n * 2); \
7373 } while(0)
7375 #define SARITH8(a, b, n, op) do { \
7376 int32_t sum; \
7377 sum = (int32_t)(int8_t)(a) op (int32_t)(int8_t)(b); \
7378 RESULT(sum, n, 8); \
7379 if (sum >= 0) \
7380 ge |= 1 << n; \
7381 } while(0)
7384 #define ADD16(a, b, n) SARITH16(a, b, n, +)
7385 #define SUB16(a, b, n) SARITH16(a, b, n, -)
7386 #define ADD8(a, b, n) SARITH8(a, b, n, +)
7387 #define SUB8(a, b, n) SARITH8(a, b, n, -)
7388 #define PFX s
7389 #define ARITH_GE
7391 #include "op_addsub.h"
7393 /* Unsigned modulo arithmetic. */
7394 #define ADD16(a, b, n) do { \
7395 uint32_t sum; \
7396 sum = (uint32_t)(uint16_t)(a) + (uint32_t)(uint16_t)(b); \
7397 RESULT(sum, n, 16); \
7398 if ((sum >> 16) == 1) \
7399 ge |= 3 << (n * 2); \
7400 } while(0)
7402 #define ADD8(a, b, n) do { \
7403 uint32_t sum; \
7404 sum = (uint32_t)(uint8_t)(a) + (uint32_t)(uint8_t)(b); \
7405 RESULT(sum, n, 8); \
7406 if ((sum >> 8) == 1) \
7407 ge |= 1 << n; \
7408 } while(0)
7410 #define SUB16(a, b, n) do { \
7411 uint32_t sum; \
7412 sum = (uint32_t)(uint16_t)(a) - (uint32_t)(uint16_t)(b); \
7413 RESULT(sum, n, 16); \
7414 if ((sum >> 16) == 0) \
7415 ge |= 3 << (n * 2); \
7416 } while(0)
7418 #define SUB8(a, b, n) do { \
7419 uint32_t sum; \
7420 sum = (uint32_t)(uint8_t)(a) - (uint32_t)(uint8_t)(b); \
7421 RESULT(sum, n, 8); \
7422 if ((sum >> 8) == 0) \
7423 ge |= 1 << n; \
7424 } while(0)
7426 #define PFX u
7427 #define ARITH_GE
7429 #include "op_addsub.h"
7431 /* Halved signed arithmetic. */
7432 #define ADD16(a, b, n) \
7433 RESULT(((int32_t)(int16_t)(a) + (int32_t)(int16_t)(b)) >> 1, n, 16)
7434 #define SUB16(a, b, n) \
7435 RESULT(((int32_t)(int16_t)(a) - (int32_t)(int16_t)(b)) >> 1, n, 16)
7436 #define ADD8(a, b, n) \
7437 RESULT(((int32_t)(int8_t)(a) + (int32_t)(int8_t)(b)) >> 1, n, 8)
7438 #define SUB8(a, b, n) \
7439 RESULT(((int32_t)(int8_t)(a) - (int32_t)(int8_t)(b)) >> 1, n, 8)
7440 #define PFX sh
7442 #include "op_addsub.h"
7444 /* Halved unsigned arithmetic. */
7445 #define ADD16(a, b, n) \
7446 RESULT(((uint32_t)(uint16_t)(a) + (uint32_t)(uint16_t)(b)) >> 1, n, 16)
7447 #define SUB16(a, b, n) \
7448 RESULT(((uint32_t)(uint16_t)(a) - (uint32_t)(uint16_t)(b)) >> 1, n, 16)
7449 #define ADD8(a, b, n) \
7450 RESULT(((uint32_t)(uint8_t)(a) + (uint32_t)(uint8_t)(b)) >> 1, n, 8)
7451 #define SUB8(a, b, n) \
7452 RESULT(((uint32_t)(uint8_t)(a) - (uint32_t)(uint8_t)(b)) >> 1, n, 8)
7453 #define PFX uh
7455 #include "op_addsub.h"
7457 static inline uint8_t do_usad(uint8_t a, uint8_t b)
7459 if (a > b)
7460 return a - b;
7461 else
7462 return b - a;
7465 /* Unsigned sum of absolute byte differences. */
7466 uint32_t HELPER(usad8)(uint32_t a, uint32_t b)
7468 uint32_t sum;
7469 sum = do_usad(a, b);
7470 sum += do_usad(a >> 8, b >> 8);
7471 sum += do_usad(a >> 16, b >>16);
7472 sum += do_usad(a >> 24, b >> 24);
7473 return sum;
7476 /* For ARMv6 SEL instruction. */
7477 uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b)
7479 uint32_t mask;
7481 mask = 0;
7482 if (flags & 1)
7483 mask |= 0xff;
7484 if (flags & 2)
7485 mask |= 0xff00;
7486 if (flags & 4)
7487 mask |= 0xff0000;
7488 if (flags & 8)
7489 mask |= 0xff000000;
7490 return (a & mask) | (b & ~mask);
7493 /* VFP support. We follow the convention used for VFP instructions:
7494 Single precision routines have a "s" suffix, double precision a
7495 "d" suffix. */
7497 /* Convert host exception flags to vfp form. */
7498 static inline int vfp_exceptbits_from_host(int host_bits)
7500 int target_bits = 0;
7502 if (host_bits & float_flag_invalid)
7503 target_bits |= 1;
7504 if (host_bits & float_flag_divbyzero)
7505 target_bits |= 2;
7506 if (host_bits & float_flag_overflow)
7507 target_bits |= 4;
7508 if (host_bits & (float_flag_underflow | float_flag_output_denormal))
7509 target_bits |= 8;
7510 if (host_bits & float_flag_inexact)
7511 target_bits |= 0x10;
7512 if (host_bits & float_flag_input_denormal)
7513 target_bits |= 0x80;
7514 return target_bits;
7517 uint32_t HELPER(vfp_get_fpscr)(CPUARMState *env)
7519 int i;
7520 uint32_t fpscr;
7522 fpscr = (env->vfp.xregs[ARM_VFP_FPSCR] & 0xffc8ffff)
7523 | (env->vfp.vec_len << 16)
7524 | (env->vfp.vec_stride << 20);
7525 i = get_float_exception_flags(&env->vfp.fp_status);
7526 i |= get_float_exception_flags(&env->vfp.standard_fp_status);
7527 fpscr |= vfp_exceptbits_from_host(i);
7528 return fpscr;
7531 uint32_t vfp_get_fpscr(CPUARMState *env)
7533 return HELPER(vfp_get_fpscr)(env);
7536 /* Convert vfp exception flags to target form. */
7537 static inline int vfp_exceptbits_to_host(int target_bits)
7539 int host_bits = 0;
7541 if (target_bits & 1)
7542 host_bits |= float_flag_invalid;
7543 if (target_bits & 2)
7544 host_bits |= float_flag_divbyzero;
7545 if (target_bits & 4)
7546 host_bits |= float_flag_overflow;
7547 if (target_bits & 8)
7548 host_bits |= float_flag_underflow;
7549 if (target_bits & 0x10)
7550 host_bits |= float_flag_inexact;
7551 if (target_bits & 0x80)
7552 host_bits |= float_flag_input_denormal;
7553 return host_bits;
7556 void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val)
7558 int i;
7559 uint32_t changed;
7561 changed = env->vfp.xregs[ARM_VFP_FPSCR];
7562 env->vfp.xregs[ARM_VFP_FPSCR] = (val & 0xffc8ffff);
7563 env->vfp.vec_len = (val >> 16) & 7;
7564 env->vfp.vec_stride = (val >> 20) & 3;
7566 changed ^= val;
7567 if (changed & (3 << 22)) {
7568 i = (val >> 22) & 3;
7569 switch (i) {
7570 case FPROUNDING_TIEEVEN:
7571 i = float_round_nearest_even;
7572 break;
7573 case FPROUNDING_POSINF:
7574 i = float_round_up;
7575 break;
7576 case FPROUNDING_NEGINF:
7577 i = float_round_down;
7578 break;
7579 case FPROUNDING_ZERO:
7580 i = float_round_to_zero;
7581 break;
7583 set_float_rounding_mode(i, &env->vfp.fp_status);
7585 if (changed & (1 << 24)) {
7586 set_flush_to_zero((val & (1 << 24)) != 0, &env->vfp.fp_status);
7587 set_flush_inputs_to_zero((val & (1 << 24)) != 0, &env->vfp.fp_status);
7589 if (changed & (1 << 25))
7590 set_default_nan_mode((val & (1 << 25)) != 0, &env->vfp.fp_status);
7592 i = vfp_exceptbits_to_host(val);
7593 set_float_exception_flags(i, &env->vfp.fp_status);
7594 set_float_exception_flags(0, &env->vfp.standard_fp_status);
7597 void vfp_set_fpscr(CPUARMState *env, uint32_t val)
7599 HELPER(vfp_set_fpscr)(env, val);
7602 #define VFP_HELPER(name, p) HELPER(glue(glue(vfp_,name),p))
7604 #define VFP_BINOP(name) \
7605 float32 VFP_HELPER(name, s)(float32 a, float32 b, void *fpstp) \
7607 float_status *fpst = fpstp; \
7608 return float32_ ## name(a, b, fpst); \
7610 float64 VFP_HELPER(name, d)(float64 a, float64 b, void *fpstp) \
7612 float_status *fpst = fpstp; \
7613 return float64_ ## name(a, b, fpst); \
7615 VFP_BINOP(add)
7616 VFP_BINOP(sub)
7617 VFP_BINOP(mul)
7618 VFP_BINOP(div)
7619 VFP_BINOP(min)
7620 VFP_BINOP(max)
7621 VFP_BINOP(minnum)
7622 VFP_BINOP(maxnum)
7623 #undef VFP_BINOP
7625 float32 VFP_HELPER(neg, s)(float32 a)
7627 return float32_chs(a);
7630 float64 VFP_HELPER(neg, d)(float64 a)
7632 return float64_chs(a);
7635 float32 VFP_HELPER(abs, s)(float32 a)
7637 return float32_abs(a);
7640 float64 VFP_HELPER(abs, d)(float64 a)
7642 return float64_abs(a);
7645 float32 VFP_HELPER(sqrt, s)(float32 a, CPUARMState *env)
7647 return float32_sqrt(a, &env->vfp.fp_status);
7650 float64 VFP_HELPER(sqrt, d)(float64 a, CPUARMState *env)
7652 return float64_sqrt(a, &env->vfp.fp_status);
7655 /* XXX: check quiet/signaling case */
7656 #define DO_VFP_cmp(p, type) \
7657 void VFP_HELPER(cmp, p)(type a, type b, CPUARMState *env) \
7659 uint32_t flags; \
7660 switch(type ## _compare_quiet(a, b, &env->vfp.fp_status)) { \
7661 case 0: flags = 0x6; break; \
7662 case -1: flags = 0x8; break; \
7663 case 1: flags = 0x2; break; \
7664 default: case 2: flags = 0x3; break; \
7666 env->vfp.xregs[ARM_VFP_FPSCR] = (flags << 28) \
7667 | (env->vfp.xregs[ARM_VFP_FPSCR] & 0x0fffffff); \
7669 void VFP_HELPER(cmpe, p)(type a, type b, CPUARMState *env) \
7671 uint32_t flags; \
7672 switch(type ## _compare(a, b, &env->vfp.fp_status)) { \
7673 case 0: flags = 0x6; break; \
7674 case -1: flags = 0x8; break; \
7675 case 1: flags = 0x2; break; \
7676 default: case 2: flags = 0x3; break; \
7678 env->vfp.xregs[ARM_VFP_FPSCR] = (flags << 28) \
7679 | (env->vfp.xregs[ARM_VFP_FPSCR] & 0x0fffffff); \
7681 DO_VFP_cmp(s, float32)
7682 DO_VFP_cmp(d, float64)
7683 #undef DO_VFP_cmp
7685 /* Integer to float and float to integer conversions */
7687 #define CONV_ITOF(name, fsz, sign) \
7688 float##fsz HELPER(name)(uint32_t x, void *fpstp) \
7690 float_status *fpst = fpstp; \
7691 return sign##int32_to_##float##fsz((sign##int32_t)x, fpst); \
7694 #define CONV_FTOI(name, fsz, sign, round) \
7695 uint32_t HELPER(name)(float##fsz x, void *fpstp) \
7697 float_status *fpst = fpstp; \
7698 if (float##fsz##_is_any_nan(x)) { \
7699 float_raise(float_flag_invalid, fpst); \
7700 return 0; \
7702 return float##fsz##_to_##sign##int32##round(x, fpst); \
7705 #define FLOAT_CONVS(name, p, fsz, sign) \
7706 CONV_ITOF(vfp_##name##to##p, fsz, sign) \
7707 CONV_FTOI(vfp_to##name##p, fsz, sign, ) \
7708 CONV_FTOI(vfp_to##name##z##p, fsz, sign, _round_to_zero)
7710 FLOAT_CONVS(si, s, 32, )
7711 FLOAT_CONVS(si, d, 64, )
7712 FLOAT_CONVS(ui, s, 32, u)
7713 FLOAT_CONVS(ui, d, 64, u)
7715 #undef CONV_ITOF
7716 #undef CONV_FTOI
7717 #undef FLOAT_CONVS
7719 /* floating point conversion */
7720 float64 VFP_HELPER(fcvtd, s)(float32 x, CPUARMState *env)
7722 float64 r = float32_to_float64(x, &env->vfp.fp_status);
7723 /* ARM requires that S<->D conversion of any kind of NaN generates
7724 * a quiet NaN by forcing the most significant frac bit to 1.
7726 return float64_maybe_silence_nan(r);
7729 float32 VFP_HELPER(fcvts, d)(float64 x, CPUARMState *env)
7731 float32 r = float64_to_float32(x, &env->vfp.fp_status);
7732 /* ARM requires that S<->D conversion of any kind of NaN generates
7733 * a quiet NaN by forcing the most significant frac bit to 1.
7735 return float32_maybe_silence_nan(r);
7738 /* VFP3 fixed point conversion. */
7739 #define VFP_CONV_FIX_FLOAT(name, p, fsz, isz, itype) \
7740 float##fsz HELPER(vfp_##name##to##p)(uint##isz##_t x, uint32_t shift, \
7741 void *fpstp) \
7743 float_status *fpst = fpstp; \
7744 float##fsz tmp; \
7745 tmp = itype##_to_##float##fsz(x, fpst); \
7746 return float##fsz##_scalbn(tmp, -(int)shift, fpst); \
7749 /* Notice that we want only input-denormal exception flags from the
7750 * scalbn operation: the other possible flags (overflow+inexact if
7751 * we overflow to infinity, output-denormal) aren't correct for the
7752 * complete scale-and-convert operation.
7754 #define VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, isz, itype, round) \
7755 uint##isz##_t HELPER(vfp_to##name##p##round)(float##fsz x, \
7756 uint32_t shift, \
7757 void *fpstp) \
7759 float_status *fpst = fpstp; \
7760 int old_exc_flags = get_float_exception_flags(fpst); \
7761 float##fsz tmp; \
7762 if (float##fsz##_is_any_nan(x)) { \
7763 float_raise(float_flag_invalid, fpst); \
7764 return 0; \
7766 tmp = float##fsz##_scalbn(x, shift, fpst); \
7767 old_exc_flags |= get_float_exception_flags(fpst) \
7768 & float_flag_input_denormal; \
7769 set_float_exception_flags(old_exc_flags, fpst); \
7770 return float##fsz##_to_##itype##round(tmp, fpst); \
7773 #define VFP_CONV_FIX(name, p, fsz, isz, itype) \
7774 VFP_CONV_FIX_FLOAT(name, p, fsz, isz, itype) \
7775 VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, isz, itype, _round_to_zero) \
7776 VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, isz, itype, )
7778 #define VFP_CONV_FIX_A64(name, p, fsz, isz, itype) \
7779 VFP_CONV_FIX_FLOAT(name, p, fsz, isz, itype) \
7780 VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, isz, itype, )
7782 VFP_CONV_FIX(sh, d, 64, 64, int16)
7783 VFP_CONV_FIX(sl, d, 64, 64, int32)
7784 VFP_CONV_FIX_A64(sq, d, 64, 64, int64)
7785 VFP_CONV_FIX(uh, d, 64, 64, uint16)
7786 VFP_CONV_FIX(ul, d, 64, 64, uint32)
7787 VFP_CONV_FIX_A64(uq, d, 64, 64, uint64)
7788 VFP_CONV_FIX(sh, s, 32, 32, int16)
7789 VFP_CONV_FIX(sl, s, 32, 32, int32)
7790 VFP_CONV_FIX_A64(sq, s, 32, 64, int64)
7791 VFP_CONV_FIX(uh, s, 32, 32, uint16)
7792 VFP_CONV_FIX(ul, s, 32, 32, uint32)
7793 VFP_CONV_FIX_A64(uq, s, 32, 64, uint64)
7794 #undef VFP_CONV_FIX
7795 #undef VFP_CONV_FIX_FLOAT
7796 #undef VFP_CONV_FLOAT_FIX_ROUND
7798 /* Set the current fp rounding mode and return the old one.
7799 * The argument is a softfloat float_round_ value.
7801 uint32_t HELPER(set_rmode)(uint32_t rmode, CPUARMState *env)
7803 float_status *fp_status = &env->vfp.fp_status;
7805 uint32_t prev_rmode = get_float_rounding_mode(fp_status);
7806 set_float_rounding_mode(rmode, fp_status);
7808 return prev_rmode;
7811 /* Set the current fp rounding mode in the standard fp status and return
7812 * the old one. This is for NEON instructions that need to change the
7813 * rounding mode but wish to use the standard FPSCR values for everything
7814 * else. Always set the rounding mode back to the correct value after
7815 * modifying it.
7816 * The argument is a softfloat float_round_ value.
7818 uint32_t HELPER(set_neon_rmode)(uint32_t rmode, CPUARMState *env)
7820 float_status *fp_status = &env->vfp.standard_fp_status;
7822 uint32_t prev_rmode = get_float_rounding_mode(fp_status);
7823 set_float_rounding_mode(rmode, fp_status);
7825 return prev_rmode;
7828 /* Half precision conversions. */
7829 static float32 do_fcvt_f16_to_f32(uint32_t a, CPUARMState *env, float_status *s)
7831 int ieee = (env->vfp.xregs[ARM_VFP_FPSCR] & (1 << 26)) == 0;
7832 float32 r = float16_to_float32(make_float16(a), ieee, s);
7833 if (ieee) {
7834 return float32_maybe_silence_nan(r);
7836 return r;
7839 static uint32_t do_fcvt_f32_to_f16(float32 a, CPUARMState *env, float_status *s)
7841 int ieee = (env->vfp.xregs[ARM_VFP_FPSCR] & (1 << 26)) == 0;
7842 float16 r = float32_to_float16(a, ieee, s);
7843 if (ieee) {
7844 r = float16_maybe_silence_nan(r);
7846 return float16_val(r);
7849 float32 HELPER(neon_fcvt_f16_to_f32)(uint32_t a, CPUARMState *env)
7851 return do_fcvt_f16_to_f32(a, env, &env->vfp.standard_fp_status);
7854 uint32_t HELPER(neon_fcvt_f32_to_f16)(float32 a, CPUARMState *env)
7856 return do_fcvt_f32_to_f16(a, env, &env->vfp.standard_fp_status);
7859 float32 HELPER(vfp_fcvt_f16_to_f32)(uint32_t a, CPUARMState *env)
7861 return do_fcvt_f16_to_f32(a, env, &env->vfp.fp_status);
7864 uint32_t HELPER(vfp_fcvt_f32_to_f16)(float32 a, CPUARMState *env)
7866 return do_fcvt_f32_to_f16(a, env, &env->vfp.fp_status);
7869 float64 HELPER(vfp_fcvt_f16_to_f64)(uint32_t a, CPUARMState *env)
7871 int ieee = (env->vfp.xregs[ARM_VFP_FPSCR] & (1 << 26)) == 0;
7872 float64 r = float16_to_float64(make_float16(a), ieee, &env->vfp.fp_status);
7873 if (ieee) {
7874 return float64_maybe_silence_nan(r);
7876 return r;
7879 uint32_t HELPER(vfp_fcvt_f64_to_f16)(float64 a, CPUARMState *env)
7881 int ieee = (env->vfp.xregs[ARM_VFP_FPSCR] & (1 << 26)) == 0;
7882 float16 r = float64_to_float16(a, ieee, &env->vfp.fp_status);
7883 if (ieee) {
7884 r = float16_maybe_silence_nan(r);
7886 return float16_val(r);
7889 #define float32_two make_float32(0x40000000)
7890 #define float32_three make_float32(0x40400000)
7891 #define float32_one_point_five make_float32(0x3fc00000)
7893 float32 HELPER(recps_f32)(float32 a, float32 b, CPUARMState *env)
7895 float_status *s = &env->vfp.standard_fp_status;
7896 if ((float32_is_infinity(a) && float32_is_zero_or_denormal(b)) ||
7897 (float32_is_infinity(b) && float32_is_zero_or_denormal(a))) {
7898 if (!(float32_is_zero(a) || float32_is_zero(b))) {
7899 float_raise(float_flag_input_denormal, s);
7901 return float32_two;
7903 return float32_sub(float32_two, float32_mul(a, b, s), s);
7906 float32 HELPER(rsqrts_f32)(float32 a, float32 b, CPUARMState *env)
7908 float_status *s = &env->vfp.standard_fp_status;
7909 float32 product;
7910 if ((float32_is_infinity(a) && float32_is_zero_or_denormal(b)) ||
7911 (float32_is_infinity(b) && float32_is_zero_or_denormal(a))) {
7912 if (!(float32_is_zero(a) || float32_is_zero(b))) {
7913 float_raise(float_flag_input_denormal, s);
7915 return float32_one_point_five;
7917 product = float32_mul(a, b, s);
7918 return float32_div(float32_sub(float32_three, product, s), float32_two, s);
7921 /* NEON helpers. */
7923 /* Constants 256 and 512 are used in some helpers; we avoid relying on
7924 * int->float conversions at run-time. */
7925 #define float64_256 make_float64(0x4070000000000000LL)
7926 #define float64_512 make_float64(0x4080000000000000LL)
7927 #define float32_maxnorm make_float32(0x7f7fffff)
7928 #define float64_maxnorm make_float64(0x7fefffffffffffffLL)
7930 /* Reciprocal functions
7932 * The algorithm that must be used to calculate the estimate
7933 * is specified by the ARM ARM, see FPRecipEstimate()
7936 static float64 recip_estimate(float64 a, float_status *real_fp_status)
7938 /* These calculations mustn't set any fp exception flags,
7939 * so we use a local copy of the fp_status.
7941 float_status dummy_status = *real_fp_status;
7942 float_status *s = &dummy_status;
7943 /* q = (int)(a * 512.0) */
7944 float64 q = float64_mul(float64_512, a, s);
7945 int64_t q_int = float64_to_int64_round_to_zero(q, s);
7947 /* r = 1.0 / (((double)q + 0.5) / 512.0) */
7948 q = int64_to_float64(q_int, s);
7949 q = float64_add(q, float64_half, s);
7950 q = float64_div(q, float64_512, s);
7951 q = float64_div(float64_one, q, s);
7953 /* s = (int)(256.0 * r + 0.5) */
7954 q = float64_mul(q, float64_256, s);
7955 q = float64_add(q, float64_half, s);
7956 q_int = float64_to_int64_round_to_zero(q, s);
7958 /* return (double)s / 256.0 */
7959 return float64_div(int64_to_float64(q_int, s), float64_256, s);
7962 /* Common wrapper to call recip_estimate */
7963 static float64 call_recip_estimate(float64 num, int off, float_status *fpst)
7965 uint64_t val64 = float64_val(num);
7966 uint64_t frac = extract64(val64, 0, 52);
7967 int64_t exp = extract64(val64, 52, 11);
7968 uint64_t sbit;
7969 float64 scaled, estimate;
7971 /* Generate the scaled number for the estimate function */
7972 if (exp == 0) {
7973 if (extract64(frac, 51, 1) == 0) {
7974 exp = -1;
7975 frac = extract64(frac, 0, 50) << 2;
7976 } else {
7977 frac = extract64(frac, 0, 51) << 1;
7981 /* scaled = '0' : '01111111110' : fraction<51:44> : Zeros(44); */
7982 scaled = make_float64((0x3feULL << 52)
7983 | extract64(frac, 44, 8) << 44);
7985 estimate = recip_estimate(scaled, fpst);
7987 /* Build new result */
7988 val64 = float64_val(estimate);
7989 sbit = 0x8000000000000000ULL & val64;
7990 exp = off - exp;
7991 frac = extract64(val64, 0, 52);
7993 if (exp == 0) {
7994 frac = 1ULL << 51 | extract64(frac, 1, 51);
7995 } else if (exp == -1) {
7996 frac = 1ULL << 50 | extract64(frac, 2, 50);
7997 exp = 0;
8000 return make_float64(sbit | (exp << 52) | frac);
8003 static bool round_to_inf(float_status *fpst, bool sign_bit)
8005 switch (fpst->float_rounding_mode) {
8006 case float_round_nearest_even: /* Round to Nearest */
8007 return true;
8008 case float_round_up: /* Round to +Inf */
8009 return !sign_bit;
8010 case float_round_down: /* Round to -Inf */
8011 return sign_bit;
8012 case float_round_to_zero: /* Round to Zero */
8013 return false;
8016 g_assert_not_reached();
8019 float32 HELPER(recpe_f32)(float32 input, void *fpstp)
8021 float_status *fpst = fpstp;
8022 float32 f32 = float32_squash_input_denormal(input, fpst);
8023 uint32_t f32_val = float32_val(f32);
8024 uint32_t f32_sbit = 0x80000000ULL & f32_val;
8025 int32_t f32_exp = extract32(f32_val, 23, 8);
8026 uint32_t f32_frac = extract32(f32_val, 0, 23);
8027 float64 f64, r64;
8028 uint64_t r64_val;
8029 int64_t r64_exp;
8030 uint64_t r64_frac;
8032 if (float32_is_any_nan(f32)) {
8033 float32 nan = f32;
8034 if (float32_is_signaling_nan(f32)) {
8035 float_raise(float_flag_invalid, fpst);
8036 nan = float32_maybe_silence_nan(f32);
8038 if (fpst->default_nan_mode) {
8039 nan = float32_default_nan;
8041 return nan;
8042 } else if (float32_is_infinity(f32)) {
8043 return float32_set_sign(float32_zero, float32_is_neg(f32));
8044 } else if (float32_is_zero(f32)) {
8045 float_raise(float_flag_divbyzero, fpst);
8046 return float32_set_sign(float32_infinity, float32_is_neg(f32));
8047 } else if ((f32_val & ~(1ULL << 31)) < (1ULL << 21)) {
8048 /* Abs(value) < 2.0^-128 */
8049 float_raise(float_flag_overflow | float_flag_inexact, fpst);
8050 if (round_to_inf(fpst, f32_sbit)) {
8051 return float32_set_sign(float32_infinity, float32_is_neg(f32));
8052 } else {
8053 return float32_set_sign(float32_maxnorm, float32_is_neg(f32));
8055 } else if (f32_exp >= 253 && fpst->flush_to_zero) {
8056 float_raise(float_flag_underflow, fpst);
8057 return float32_set_sign(float32_zero, float32_is_neg(f32));
8061 f64 = make_float64(((int64_t)(f32_exp) << 52) | (int64_t)(f32_frac) << 29);
8062 r64 = call_recip_estimate(f64, 253, fpst);
8063 r64_val = float64_val(r64);
8064 r64_exp = extract64(r64_val, 52, 11);
8065 r64_frac = extract64(r64_val, 0, 52);
8067 /* result = sign : result_exp<7:0> : fraction<51:29>; */
8068 return make_float32(f32_sbit |
8069 (r64_exp & 0xff) << 23 |
8070 extract64(r64_frac, 29, 24));
8073 float64 HELPER(recpe_f64)(float64 input, void *fpstp)
8075 float_status *fpst = fpstp;
8076 float64 f64 = float64_squash_input_denormal(input, fpst);
8077 uint64_t f64_val = float64_val(f64);
8078 uint64_t f64_sbit = 0x8000000000000000ULL & f64_val;
8079 int64_t f64_exp = extract64(f64_val, 52, 11);
8080 float64 r64;
8081 uint64_t r64_val;
8082 int64_t r64_exp;
8083 uint64_t r64_frac;
8085 /* Deal with any special cases */
8086 if (float64_is_any_nan(f64)) {
8087 float64 nan = f64;
8088 if (float64_is_signaling_nan(f64)) {
8089 float_raise(float_flag_invalid, fpst);
8090 nan = float64_maybe_silence_nan(f64);
8092 if (fpst->default_nan_mode) {
8093 nan = float64_default_nan;
8095 return nan;
8096 } else if (float64_is_infinity(f64)) {
8097 return float64_set_sign(float64_zero, float64_is_neg(f64));
8098 } else if (float64_is_zero(f64)) {
8099 float_raise(float_flag_divbyzero, fpst);
8100 return float64_set_sign(float64_infinity, float64_is_neg(f64));
8101 } else if ((f64_val & ~(1ULL << 63)) < (1ULL << 50)) {
8102 /* Abs(value) < 2.0^-1024 */
8103 float_raise(float_flag_overflow | float_flag_inexact, fpst);
8104 if (round_to_inf(fpst, f64_sbit)) {
8105 return float64_set_sign(float64_infinity, float64_is_neg(f64));
8106 } else {
8107 return float64_set_sign(float64_maxnorm, float64_is_neg(f64));
8109 } else if (f64_exp >= 2045 && fpst->flush_to_zero) {
8110 float_raise(float_flag_underflow, fpst);
8111 return float64_set_sign(float64_zero, float64_is_neg(f64));
8114 r64 = call_recip_estimate(f64, 2045, fpst);
8115 r64_val = float64_val(r64);
8116 r64_exp = extract64(r64_val, 52, 11);
8117 r64_frac = extract64(r64_val, 0, 52);
8119 /* result = sign : result_exp<10:0> : fraction<51:0> */
8120 return make_float64(f64_sbit |
8121 ((r64_exp & 0x7ff) << 52) |
8122 r64_frac);
8125 /* The algorithm that must be used to calculate the estimate
8126 * is specified by the ARM ARM.
8128 static float64 recip_sqrt_estimate(float64 a, float_status *real_fp_status)
8130 /* These calculations mustn't set any fp exception flags,
8131 * so we use a local copy of the fp_status.
8133 float_status dummy_status = *real_fp_status;
8134 float_status *s = &dummy_status;
8135 float64 q;
8136 int64_t q_int;
8138 if (float64_lt(a, float64_half, s)) {
8139 /* range 0.25 <= a < 0.5 */
8141 /* a in units of 1/512 rounded down */
8142 /* q0 = (int)(a * 512.0); */
8143 q = float64_mul(float64_512, a, s);
8144 q_int = float64_to_int64_round_to_zero(q, s);
8146 /* reciprocal root r */
8147 /* r = 1.0 / sqrt(((double)q0 + 0.5) / 512.0); */
8148 q = int64_to_float64(q_int, s);
8149 q = float64_add(q, float64_half, s);
8150 q = float64_div(q, float64_512, s);
8151 q = float64_sqrt(q, s);
8152 q = float64_div(float64_one, q, s);
8153 } else {
8154 /* range 0.5 <= a < 1.0 */
8156 /* a in units of 1/256 rounded down */
8157 /* q1 = (int)(a * 256.0); */
8158 q = float64_mul(float64_256, a, s);
8159 int64_t q_int = float64_to_int64_round_to_zero(q, s);
8161 /* reciprocal root r */
8162 /* r = 1.0 /sqrt(((double)q1 + 0.5) / 256); */
8163 q = int64_to_float64(q_int, s);
8164 q = float64_add(q, float64_half, s);
8165 q = float64_div(q, float64_256, s);
8166 q = float64_sqrt(q, s);
8167 q = float64_div(float64_one, q, s);
8169 /* r in units of 1/256 rounded to nearest */
8170 /* s = (int)(256.0 * r + 0.5); */
8172 q = float64_mul(q, float64_256,s );
8173 q = float64_add(q, float64_half, s);
8174 q_int = float64_to_int64_round_to_zero(q, s);
8176 /* return (double)s / 256.0;*/
8177 return float64_div(int64_to_float64(q_int, s), float64_256, s);
8180 float32 HELPER(rsqrte_f32)(float32 input, void *fpstp)
8182 float_status *s = fpstp;
8183 float32 f32 = float32_squash_input_denormal(input, s);
8184 uint32_t val = float32_val(f32);
8185 uint32_t f32_sbit = 0x80000000 & val;
8186 int32_t f32_exp = extract32(val, 23, 8);
8187 uint32_t f32_frac = extract32(val, 0, 23);
8188 uint64_t f64_frac;
8189 uint64_t val64;
8190 int result_exp;
8191 float64 f64;
8193 if (float32_is_any_nan(f32)) {
8194 float32 nan = f32;
8195 if (float32_is_signaling_nan(f32)) {
8196 float_raise(float_flag_invalid, s);
8197 nan = float32_maybe_silence_nan(f32);
8199 if (s->default_nan_mode) {
8200 nan = float32_default_nan;
8202 return nan;
8203 } else if (float32_is_zero(f32)) {
8204 float_raise(float_flag_divbyzero, s);
8205 return float32_set_sign(float32_infinity, float32_is_neg(f32));
8206 } else if (float32_is_neg(f32)) {
8207 float_raise(float_flag_invalid, s);
8208 return float32_default_nan;
8209 } else if (float32_is_infinity(f32)) {
8210 return float32_zero;
8213 /* Scale and normalize to a double-precision value between 0.25 and 1.0,
8214 * preserving the parity of the exponent. */
8216 f64_frac = ((uint64_t) f32_frac) << 29;
8217 if (f32_exp == 0) {
8218 while (extract64(f64_frac, 51, 1) == 0) {
8219 f64_frac = f64_frac << 1;
8220 f32_exp = f32_exp-1;
8222 f64_frac = extract64(f64_frac, 0, 51) << 1;
8225 if (extract64(f32_exp, 0, 1) == 0) {
8226 f64 = make_float64(((uint64_t) f32_sbit) << 32
8227 | (0x3feULL << 52)
8228 | f64_frac);
8229 } else {
8230 f64 = make_float64(((uint64_t) f32_sbit) << 32
8231 | (0x3fdULL << 52)
8232 | f64_frac);
8235 result_exp = (380 - f32_exp) / 2;
8237 f64 = recip_sqrt_estimate(f64, s);
8239 val64 = float64_val(f64);
8241 val = ((result_exp & 0xff) << 23)
8242 | ((val64 >> 29) & 0x7fffff);
8243 return make_float32(val);
8246 float64 HELPER(rsqrte_f64)(float64 input, void *fpstp)
8248 float_status *s = fpstp;
8249 float64 f64 = float64_squash_input_denormal(input, s);
8250 uint64_t val = float64_val(f64);
8251 uint64_t f64_sbit = 0x8000000000000000ULL & val;
8252 int64_t f64_exp = extract64(val, 52, 11);
8253 uint64_t f64_frac = extract64(val, 0, 52);
8254 int64_t result_exp;
8255 uint64_t result_frac;
8257 if (float64_is_any_nan(f64)) {
8258 float64 nan = f64;
8259 if (float64_is_signaling_nan(f64)) {
8260 float_raise(float_flag_invalid, s);
8261 nan = float64_maybe_silence_nan(f64);
8263 if (s->default_nan_mode) {
8264 nan = float64_default_nan;
8266 return nan;
8267 } else if (float64_is_zero(f64)) {
8268 float_raise(float_flag_divbyzero, s);
8269 return float64_set_sign(float64_infinity, float64_is_neg(f64));
8270 } else if (float64_is_neg(f64)) {
8271 float_raise(float_flag_invalid, s);
8272 return float64_default_nan;
8273 } else if (float64_is_infinity(f64)) {
8274 return float64_zero;
8277 /* Scale and normalize to a double-precision value between 0.25 and 1.0,
8278 * preserving the parity of the exponent. */
8280 if (f64_exp == 0) {
8281 while (extract64(f64_frac, 51, 1) == 0) {
8282 f64_frac = f64_frac << 1;
8283 f64_exp = f64_exp - 1;
8285 f64_frac = extract64(f64_frac, 0, 51) << 1;
8288 if (extract64(f64_exp, 0, 1) == 0) {
8289 f64 = make_float64(f64_sbit
8290 | (0x3feULL << 52)
8291 | f64_frac);
8292 } else {
8293 f64 = make_float64(f64_sbit
8294 | (0x3fdULL << 52)
8295 | f64_frac);
8298 result_exp = (3068 - f64_exp) / 2;
8300 f64 = recip_sqrt_estimate(f64, s);
8302 result_frac = extract64(float64_val(f64), 0, 52);
8304 return make_float64(f64_sbit |
8305 ((result_exp & 0x7ff) << 52) |
8306 result_frac);
8309 uint32_t HELPER(recpe_u32)(uint32_t a, void *fpstp)
8311 float_status *s = fpstp;
8312 float64 f64;
8314 if ((a & 0x80000000) == 0) {
8315 return 0xffffffff;
8318 f64 = make_float64((0x3feULL << 52)
8319 | ((int64_t)(a & 0x7fffffff) << 21));
8321 f64 = recip_estimate(f64, s);
8323 return 0x80000000 | ((float64_val(f64) >> 21) & 0x7fffffff);
8326 uint32_t HELPER(rsqrte_u32)(uint32_t a, void *fpstp)
8328 float_status *fpst = fpstp;
8329 float64 f64;
8331 if ((a & 0xc0000000) == 0) {
8332 return 0xffffffff;
8335 if (a & 0x80000000) {
8336 f64 = make_float64((0x3feULL << 52)
8337 | ((uint64_t)(a & 0x7fffffff) << 21));
8338 } else { /* bits 31-30 == '01' */
8339 f64 = make_float64((0x3fdULL << 52)
8340 | ((uint64_t)(a & 0x3fffffff) << 22));
8343 f64 = recip_sqrt_estimate(f64, fpst);
8345 return 0x80000000 | ((float64_val(f64) >> 21) & 0x7fffffff);
8348 /* VFPv4 fused multiply-accumulate */
8349 float32 VFP_HELPER(muladd, s)(float32 a, float32 b, float32 c, void *fpstp)
8351 float_status *fpst = fpstp;
8352 return float32_muladd(a, b, c, 0, fpst);
8355 float64 VFP_HELPER(muladd, d)(float64 a, float64 b, float64 c, void *fpstp)
8357 float_status *fpst = fpstp;
8358 return float64_muladd(a, b, c, 0, fpst);
8361 /* ARMv8 round to integral */
8362 float32 HELPER(rints_exact)(float32 x, void *fp_status)
8364 return float32_round_to_int(x, fp_status);
8367 float64 HELPER(rintd_exact)(float64 x, void *fp_status)
8369 return float64_round_to_int(x, fp_status);
8372 float32 HELPER(rints)(float32 x, void *fp_status)
8374 int old_flags = get_float_exception_flags(fp_status), new_flags;
8375 float32 ret;
8377 ret = float32_round_to_int(x, fp_status);
8379 /* Suppress any inexact exceptions the conversion produced */
8380 if (!(old_flags & float_flag_inexact)) {
8381 new_flags = get_float_exception_flags(fp_status);
8382 set_float_exception_flags(new_flags & ~float_flag_inexact, fp_status);
8385 return ret;
8388 float64 HELPER(rintd)(float64 x, void *fp_status)
8390 int old_flags = get_float_exception_flags(fp_status), new_flags;
8391 float64 ret;
8393 ret = float64_round_to_int(x, fp_status);
8395 new_flags = get_float_exception_flags(fp_status);
8397 /* Suppress any inexact exceptions the conversion produced */
8398 if (!(old_flags & float_flag_inexact)) {
8399 new_flags = get_float_exception_flags(fp_status);
8400 set_float_exception_flags(new_flags & ~float_flag_inexact, fp_status);
8403 return ret;
8406 /* Convert ARM rounding mode to softfloat */
8407 int arm_rmode_to_sf(int rmode)
8409 switch (rmode) {
8410 case FPROUNDING_TIEAWAY:
8411 rmode = float_round_ties_away;
8412 break;
8413 case FPROUNDING_ODD:
8414 /* FIXME: add support for TIEAWAY and ODD */
8415 qemu_log_mask(LOG_UNIMP, "arm: unimplemented rounding mode: %d\n",
8416 rmode);
8417 case FPROUNDING_TIEEVEN:
8418 default:
8419 rmode = float_round_nearest_even;
8420 break;
8421 case FPROUNDING_POSINF:
8422 rmode = float_round_up;
8423 break;
8424 case FPROUNDING_NEGINF:
8425 rmode = float_round_down;
8426 break;
8427 case FPROUNDING_ZERO:
8428 rmode = float_round_to_zero;
8429 break;
8431 return rmode;
8434 /* CRC helpers.
8435 * The upper bytes of val (above the number specified by 'bytes') must have
8436 * been zeroed out by the caller.
8438 uint32_t HELPER(crc32)(uint32_t acc, uint32_t val, uint32_t bytes)
8440 uint8_t buf[4];
8442 stl_le_p(buf, val);
8444 /* zlib crc32 converts the accumulator and output to one's complement. */
8445 return crc32(acc ^ 0xffffffff, buf, bytes) ^ 0xffffffff;
8448 uint32_t HELPER(crc32c)(uint32_t acc, uint32_t val, uint32_t bytes)
8450 uint8_t buf[4];
8452 stl_le_p(buf, val);
8454 /* Linux crc32c converts the output to one's complement. */
8455 return crc32c(acc, buf, bytes) ^ 0xffffffff;