2 * GPIO device simulation in PKUnity SoC
4 * Copyright (C) 2010-2012 Guan Xuetao
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation, or any later version.
9 * See the COPYING file in the top-level directory.
12 #include "qemu/osdep.h"
13 #include "hw/sysbus.h"
16 #include "hw/unicore32/puv3.h"
17 #include "qemu/module.h"
20 #define TYPE_PUV3_GPIO "puv3_gpio"
21 #define PUV3_GPIO(obj) OBJECT_CHECK(PUV3GPIOState, (obj), TYPE_PUV3_GPIO)
23 typedef struct PUV3GPIOState
{
24 SysBusDevice parent_obj
;
34 static uint64_t puv3_gpio_read(void *opaque
, hwaddr offset
,
37 PUV3GPIOState
*s
= opaque
;
51 qemu_log_mask(LOG_GUEST_ERROR
,
52 "%s: Bad read offset 0x%"HWADDR_PRIx
"\n",
55 DPRINTF("offset 0x%x, value 0x%x\n", offset
, ret
);
60 static void puv3_gpio_write(void *opaque
, hwaddr offset
,
61 uint64_t value
, unsigned size
)
63 PUV3GPIOState
*s
= opaque
;
65 DPRINTF("offset 0x%x, value 0x%x\n", offset
, value
);
71 if (s
->reg_GPDR
& value
) {
74 qemu_log_mask(LOG_GUEST_ERROR
, "%s: Write gpio input port\n",
79 if (s
->reg_GPDR
& value
) {
80 s
->reg_GPLR
&= ~value
;
82 qemu_log_mask(LOG_GUEST_ERROR
, "%s: Write gpio input port\n",
94 qemu_log_mask(LOG_GUEST_ERROR
,
95 "%s: Bad write offset 0x%"HWADDR_PRIx
"\n",
100 static const MemoryRegionOps puv3_gpio_ops
= {
101 .read
= puv3_gpio_read
,
102 .write
= puv3_gpio_write
,
104 .min_access_size
= 4,
105 .max_access_size
= 4,
107 .endianness
= DEVICE_NATIVE_ENDIAN
,
110 static void puv3_gpio_realize(DeviceState
*dev
, Error
**errp
)
112 PUV3GPIOState
*s
= PUV3_GPIO(dev
);
113 SysBusDevice
*sbd
= SYS_BUS_DEVICE(dev
);
118 /* FIXME: these irqs not handled yet */
119 sysbus_init_irq(sbd
, &s
->irq
[PUV3_IRQS_GPIOLOW0
]);
120 sysbus_init_irq(sbd
, &s
->irq
[PUV3_IRQS_GPIOLOW1
]);
121 sysbus_init_irq(sbd
, &s
->irq
[PUV3_IRQS_GPIOLOW2
]);
122 sysbus_init_irq(sbd
, &s
->irq
[PUV3_IRQS_GPIOLOW3
]);
123 sysbus_init_irq(sbd
, &s
->irq
[PUV3_IRQS_GPIOLOW4
]);
124 sysbus_init_irq(sbd
, &s
->irq
[PUV3_IRQS_GPIOLOW5
]);
125 sysbus_init_irq(sbd
, &s
->irq
[PUV3_IRQS_GPIOLOW6
]);
126 sysbus_init_irq(sbd
, &s
->irq
[PUV3_IRQS_GPIOLOW7
]);
127 sysbus_init_irq(sbd
, &s
->irq
[PUV3_IRQS_GPIOHIGH
]);
129 memory_region_init_io(&s
->iomem
, OBJECT(s
), &puv3_gpio_ops
, s
, "puv3_gpio",
131 sysbus_init_mmio(sbd
, &s
->iomem
);
134 static void puv3_gpio_class_init(ObjectClass
*klass
, void *data
)
136 DeviceClass
*dc
= DEVICE_CLASS(klass
);
138 dc
->realize
= puv3_gpio_realize
;
141 static const TypeInfo puv3_gpio_info
= {
142 .name
= TYPE_PUV3_GPIO
,
143 .parent
= TYPE_SYS_BUS_DEVICE
,
144 .instance_size
= sizeof(PUV3GPIOState
),
145 .class_init
= puv3_gpio_class_init
,
148 static void puv3_gpio_register_type(void)
150 type_register_static(&puv3_gpio_info
);
153 type_init(puv3_gpio_register_type
)