iov: add const annotation
[qemu/ar7.git] / hw / msix.c
blobd8120941392a6a5b03390cfb43031ed8a2cd17c0
1 /*
2 * MSI-X device support
4 * This module includes support for MSI-X in pci devices.
6 * Author: Michael S. Tsirkin <mst@redhat.com>
8 * Copyright (c) 2009, Red Hat Inc, Michael S. Tsirkin (mst@redhat.com)
10 * This work is licensed under the terms of the GNU GPL, version 2. See
11 * the COPYING file in the top-level directory.
13 * Contributions after 2012-01-13 are licensed under the terms of the
14 * GNU GPL, version 2 or (at your option) any later version.
17 #include "hw.h"
18 #include "msi.h"
19 #include "msix.h"
20 #include "pci.h"
21 #include "range.h"
23 #define MSIX_CAP_LENGTH 12
25 /* MSI enable bit and maskall bit are in byte 1 in FLAGS register */
26 #define MSIX_CONTROL_OFFSET (PCI_MSIX_FLAGS + 1)
27 #define MSIX_ENABLE_MASK (PCI_MSIX_FLAGS_ENABLE >> 8)
28 #define MSIX_MASKALL_MASK (PCI_MSIX_FLAGS_MASKALL >> 8)
30 static MSIMessage msix_get_message(PCIDevice *dev, unsigned vector)
32 uint8_t *table_entry = dev->msix_table + vector * PCI_MSIX_ENTRY_SIZE;
33 MSIMessage msg;
35 msg.address = pci_get_quad(table_entry + PCI_MSIX_ENTRY_LOWER_ADDR);
36 msg.data = pci_get_long(table_entry + PCI_MSIX_ENTRY_DATA);
37 return msg;
41 * Special API for POWER to configure the vectors through
42 * a side channel. Should never be used by devices.
44 void msix_set_message(PCIDevice *dev, int vector, struct MSIMessage msg)
46 uint8_t *table_entry = dev->msix_table + vector * PCI_MSIX_ENTRY_SIZE;
48 pci_set_quad(table_entry + PCI_MSIX_ENTRY_LOWER_ADDR, msg.address);
49 pci_set_long(table_entry + PCI_MSIX_ENTRY_DATA, msg.data);
50 table_entry[PCI_MSIX_ENTRY_VECTOR_CTRL] &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
53 static uint8_t msix_pending_mask(int vector)
55 return 1 << (vector % 8);
58 static uint8_t *msix_pending_byte(PCIDevice *dev, int vector)
60 return dev->msix_pba + vector / 8;
63 static int msix_is_pending(PCIDevice *dev, int vector)
65 return *msix_pending_byte(dev, vector) & msix_pending_mask(vector);
68 static void msix_set_pending(PCIDevice *dev, int vector)
70 *msix_pending_byte(dev, vector) |= msix_pending_mask(vector);
73 static void msix_clr_pending(PCIDevice *dev, int vector)
75 *msix_pending_byte(dev, vector) &= ~msix_pending_mask(vector);
78 static bool msix_vector_masked(PCIDevice *dev, int vector, bool fmask)
80 unsigned offset = vector * PCI_MSIX_ENTRY_SIZE + PCI_MSIX_ENTRY_VECTOR_CTRL;
81 return fmask || dev->msix_table[offset] & PCI_MSIX_ENTRY_CTRL_MASKBIT;
84 static bool msix_is_masked(PCIDevice *dev, int vector)
86 return msix_vector_masked(dev, vector, dev->msix_function_masked);
89 static void msix_fire_vector_notifier(PCIDevice *dev,
90 unsigned int vector, bool is_masked)
92 MSIMessage msg;
93 int ret;
95 if (!dev->msix_vector_use_notifier) {
96 return;
98 if (is_masked) {
99 dev->msix_vector_release_notifier(dev, vector);
100 } else {
101 msg = msix_get_message(dev, vector);
102 ret = dev->msix_vector_use_notifier(dev, vector, msg);
103 assert(ret >= 0);
107 static void msix_handle_mask_update(PCIDevice *dev, int vector, bool was_masked)
109 bool is_masked = msix_is_masked(dev, vector);
111 if (is_masked == was_masked) {
112 return;
115 msix_fire_vector_notifier(dev, vector, is_masked);
117 if (!is_masked && msix_is_pending(dev, vector)) {
118 msix_clr_pending(dev, vector);
119 msix_notify(dev, vector);
123 static void msix_update_function_masked(PCIDevice *dev)
125 dev->msix_function_masked = !msix_enabled(dev) ||
126 (dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] & MSIX_MASKALL_MASK);
129 /* Handle MSI-X capability config write. */
130 void msix_write_config(PCIDevice *dev, uint32_t addr,
131 uint32_t val, int len)
133 unsigned enable_pos = dev->msix_cap + MSIX_CONTROL_OFFSET;
134 int vector;
135 bool was_masked;
137 if (!msix_present(dev) || !range_covers_byte(addr, len, enable_pos)) {
138 return;
141 was_masked = dev->msix_function_masked;
142 msix_update_function_masked(dev);
144 if (!msix_enabled(dev)) {
145 return;
148 pci_device_deassert_intx(dev);
150 if (dev->msix_function_masked == was_masked) {
151 return;
154 for (vector = 0; vector < dev->msix_entries_nr; ++vector) {
155 msix_handle_mask_update(dev, vector,
156 msix_vector_masked(dev, vector, was_masked));
160 static uint64_t msix_table_mmio_read(void *opaque, target_phys_addr_t addr,
161 unsigned size)
163 PCIDevice *dev = opaque;
165 return pci_get_long(dev->msix_table + addr);
168 static void msix_table_mmio_write(void *opaque, target_phys_addr_t addr,
169 uint64_t val, unsigned size)
171 PCIDevice *dev = opaque;
172 int vector = addr / PCI_MSIX_ENTRY_SIZE;
173 bool was_masked;
175 was_masked = msix_is_masked(dev, vector);
176 pci_set_long(dev->msix_table + addr, val);
177 msix_handle_mask_update(dev, vector, was_masked);
180 static const MemoryRegionOps msix_table_mmio_ops = {
181 .read = msix_table_mmio_read,
182 .write = msix_table_mmio_write,
183 /* TODO: MSIX should be LITTLE_ENDIAN. */
184 .endianness = DEVICE_NATIVE_ENDIAN,
185 .valid = {
186 .min_access_size = 4,
187 .max_access_size = 4,
191 static uint64_t msix_pba_mmio_read(void *opaque, target_phys_addr_t addr,
192 unsigned size)
194 PCIDevice *dev = opaque;
196 return pci_get_long(dev->msix_pba + addr);
199 static const MemoryRegionOps msix_pba_mmio_ops = {
200 .read = msix_pba_mmio_read,
201 /* TODO: MSIX should be LITTLE_ENDIAN. */
202 .endianness = DEVICE_NATIVE_ENDIAN,
203 .valid = {
204 .min_access_size = 4,
205 .max_access_size = 4,
209 static void msix_mask_all(struct PCIDevice *dev, unsigned nentries)
211 int vector;
213 for (vector = 0; vector < nentries; ++vector) {
214 unsigned offset =
215 vector * PCI_MSIX_ENTRY_SIZE + PCI_MSIX_ENTRY_VECTOR_CTRL;
216 bool was_masked = msix_is_masked(dev, vector);
218 dev->msix_table[offset] |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
219 msix_handle_mask_update(dev, vector, was_masked);
223 /* Initialize the MSI-X structures */
224 int msix_init(struct PCIDevice *dev, unsigned short nentries,
225 MemoryRegion *table_bar, uint8_t table_bar_nr,
226 unsigned table_offset, MemoryRegion *pba_bar,
227 uint8_t pba_bar_nr, unsigned pba_offset, uint8_t cap_pos)
229 int cap;
230 unsigned table_size, pba_size;
231 uint8_t *config;
233 /* Nothing to do if MSI is not supported by interrupt controller */
234 if (!msi_supported) {
235 return -ENOTSUP;
238 if (nentries < 1 || nentries > PCI_MSIX_FLAGS_QSIZE + 1) {
239 return -EINVAL;
242 table_size = nentries * PCI_MSIX_ENTRY_SIZE;
243 pba_size = QEMU_ALIGN_UP(nentries, 64) / 8;
245 /* Sanity test: table & pba don't overlap, fit within BARs, min aligned */
246 if ((table_bar_nr == pba_bar_nr &&
247 ranges_overlap(table_offset, table_size, pba_offset, pba_size)) ||
248 table_offset + table_size > memory_region_size(table_bar) ||
249 pba_offset + pba_size > memory_region_size(pba_bar) ||
250 (table_offset | pba_offset) & PCI_MSIX_FLAGS_BIRMASK) {
251 return -EINVAL;
254 cap = pci_add_capability(dev, PCI_CAP_ID_MSIX, cap_pos, MSIX_CAP_LENGTH);
255 if (cap < 0) {
256 return cap;
259 dev->msix_cap = cap;
260 dev->cap_present |= QEMU_PCI_CAP_MSIX;
261 config = dev->config + cap;
263 pci_set_word(config + PCI_MSIX_FLAGS, nentries - 1);
264 dev->msix_entries_nr = nentries;
265 dev->msix_function_masked = true;
267 pci_set_long(config + PCI_MSIX_TABLE, table_offset | table_bar_nr);
268 pci_set_long(config + PCI_MSIX_PBA, pba_offset | pba_bar_nr);
270 /* Make flags bit writable. */
271 dev->wmask[cap + MSIX_CONTROL_OFFSET] |= MSIX_ENABLE_MASK |
272 MSIX_MASKALL_MASK;
274 dev->msix_table = g_malloc0(table_size);
275 dev->msix_pba = g_malloc0(pba_size);
276 dev->msix_entry_used = g_malloc0(nentries * sizeof *dev->msix_entry_used);
278 msix_mask_all(dev, nentries);
280 memory_region_init_io(&dev->msix_table_mmio, &msix_table_mmio_ops, dev,
281 "msix-table", table_size);
282 memory_region_add_subregion(table_bar, table_offset, &dev->msix_table_mmio);
283 memory_region_init_io(&dev->msix_pba_mmio, &msix_pba_mmio_ops, dev,
284 "msix-pba", pba_size);
285 memory_region_add_subregion(pba_bar, pba_offset, &dev->msix_pba_mmio);
287 return 0;
290 int msix_init_exclusive_bar(PCIDevice *dev, unsigned short nentries,
291 uint8_t bar_nr)
293 int ret;
294 char *name;
297 * Migration compatibility dictates that this remains a 4k
298 * BAR with the vector table in the lower half and PBA in
299 * the upper half. Do not use these elsewhere!
301 #define MSIX_EXCLUSIVE_BAR_SIZE 4096
302 #define MSIX_EXCLUSIVE_BAR_TABLE_OFFSET 0
303 #define MSIX_EXCLUSIVE_BAR_PBA_OFFSET (MSIX_EXCLUSIVE_BAR_SIZE / 2)
304 #define MSIX_EXCLUSIVE_CAP_OFFSET 0
306 if (nentries * PCI_MSIX_ENTRY_SIZE > MSIX_EXCLUSIVE_BAR_PBA_OFFSET) {
307 return -EINVAL;
310 name = g_strdup_printf("%s-msix", dev->name);
311 memory_region_init(&dev->msix_exclusive_bar, name, MSIX_EXCLUSIVE_BAR_SIZE);
312 g_free(name);
314 ret = msix_init(dev, nentries, &dev->msix_exclusive_bar, bar_nr,
315 MSIX_EXCLUSIVE_BAR_TABLE_OFFSET, &dev->msix_exclusive_bar,
316 bar_nr, MSIX_EXCLUSIVE_BAR_PBA_OFFSET,
317 MSIX_EXCLUSIVE_CAP_OFFSET);
318 if (ret) {
319 memory_region_destroy(&dev->msix_exclusive_bar);
320 return ret;
323 pci_register_bar(dev, bar_nr, PCI_BASE_ADDRESS_SPACE_MEMORY,
324 &dev->msix_exclusive_bar);
326 return 0;
329 static void msix_free_irq_entries(PCIDevice *dev)
331 int vector;
333 for (vector = 0; vector < dev->msix_entries_nr; ++vector) {
334 dev->msix_entry_used[vector] = 0;
335 msix_clr_pending(dev, vector);
339 static void msix_clear_all_vectors(PCIDevice *dev)
341 int vector;
343 for (vector = 0; vector < dev->msix_entries_nr; ++vector) {
344 msix_clr_pending(dev, vector);
348 /* Clean up resources for the device. */
349 void msix_uninit(PCIDevice *dev, MemoryRegion *table_bar, MemoryRegion *pba_bar)
351 if (!msix_present(dev)) {
352 return;
354 pci_del_capability(dev, PCI_CAP_ID_MSIX, MSIX_CAP_LENGTH);
355 dev->msix_cap = 0;
356 msix_free_irq_entries(dev);
357 dev->msix_entries_nr = 0;
358 memory_region_del_subregion(pba_bar, &dev->msix_pba_mmio);
359 memory_region_destroy(&dev->msix_pba_mmio);
360 g_free(dev->msix_pba);
361 dev->msix_pba = NULL;
362 memory_region_del_subregion(table_bar, &dev->msix_table_mmio);
363 memory_region_destroy(&dev->msix_table_mmio);
364 g_free(dev->msix_table);
365 dev->msix_table = NULL;
366 g_free(dev->msix_entry_used);
367 dev->msix_entry_used = NULL;
368 dev->cap_present &= ~QEMU_PCI_CAP_MSIX;
369 return;
372 void msix_uninit_exclusive_bar(PCIDevice *dev)
374 if (msix_present(dev)) {
375 msix_uninit(dev, &dev->msix_exclusive_bar, &dev->msix_exclusive_bar);
376 memory_region_destroy(&dev->msix_exclusive_bar);
380 void msix_save(PCIDevice *dev, QEMUFile *f)
382 unsigned n = dev->msix_entries_nr;
384 if (!msix_present(dev)) {
385 return;
388 qemu_put_buffer(f, dev->msix_table, n * PCI_MSIX_ENTRY_SIZE);
389 qemu_put_buffer(f, dev->msix_pba, (n + 7) / 8);
392 /* Should be called after restoring the config space. */
393 void msix_load(PCIDevice *dev, QEMUFile *f)
395 unsigned n = dev->msix_entries_nr;
396 unsigned int vector;
398 if (!msix_present(dev)) {
399 return;
402 msix_clear_all_vectors(dev);
403 qemu_get_buffer(f, dev->msix_table, n * PCI_MSIX_ENTRY_SIZE);
404 qemu_get_buffer(f, dev->msix_pba, (n + 7) / 8);
405 msix_update_function_masked(dev);
407 for (vector = 0; vector < n; vector++) {
408 msix_handle_mask_update(dev, vector, true);
412 /* Does device support MSI-X? */
413 int msix_present(PCIDevice *dev)
415 return dev->cap_present & QEMU_PCI_CAP_MSIX;
418 /* Is MSI-X enabled? */
419 int msix_enabled(PCIDevice *dev)
421 return (dev->cap_present & QEMU_PCI_CAP_MSIX) &&
422 (dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] &
423 MSIX_ENABLE_MASK);
426 /* Send an MSI-X message */
427 void msix_notify(PCIDevice *dev, unsigned vector)
429 MSIMessage msg;
431 if (vector >= dev->msix_entries_nr || !dev->msix_entry_used[vector])
432 return;
433 if (msix_is_masked(dev, vector)) {
434 msix_set_pending(dev, vector);
435 return;
438 msg = msix_get_message(dev, vector);
440 stl_le_phys(msg.address, msg.data);
443 void msix_reset(PCIDevice *dev)
445 if (!msix_present(dev)) {
446 return;
448 msix_clear_all_vectors(dev);
449 dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] &=
450 ~dev->wmask[dev->msix_cap + MSIX_CONTROL_OFFSET];
451 memset(dev->msix_table, 0, dev->msix_entries_nr * PCI_MSIX_ENTRY_SIZE);
452 memset(dev->msix_pba, 0, QEMU_ALIGN_UP(dev->msix_entries_nr, 64) / 8);
453 msix_mask_all(dev, dev->msix_entries_nr);
456 /* PCI spec suggests that devices make it possible for software to configure
457 * less vectors than supported by the device, but does not specify a standard
458 * mechanism for devices to do so.
460 * We support this by asking devices to declare vectors software is going to
461 * actually use, and checking this on the notification path. Devices that
462 * don't want to follow the spec suggestion can declare all vectors as used. */
464 /* Mark vector as used. */
465 int msix_vector_use(PCIDevice *dev, unsigned vector)
467 if (vector >= dev->msix_entries_nr)
468 return -EINVAL;
469 dev->msix_entry_used[vector]++;
470 return 0;
473 /* Mark vector as unused. */
474 void msix_vector_unuse(PCIDevice *dev, unsigned vector)
476 if (vector >= dev->msix_entries_nr || !dev->msix_entry_used[vector]) {
477 return;
479 if (--dev->msix_entry_used[vector]) {
480 return;
482 msix_clr_pending(dev, vector);
485 void msix_unuse_all_vectors(PCIDevice *dev)
487 if (!msix_present(dev)) {
488 return;
490 msix_free_irq_entries(dev);
493 unsigned int msix_nr_vectors_allocated(const PCIDevice *dev)
495 return dev->msix_entries_nr;
498 static int msix_set_notifier_for_vector(PCIDevice *dev, unsigned int vector)
500 MSIMessage msg;
502 if (msix_is_masked(dev, vector)) {
503 return 0;
505 msg = msix_get_message(dev, vector);
506 return dev->msix_vector_use_notifier(dev, vector, msg);
509 static void msix_unset_notifier_for_vector(PCIDevice *dev, unsigned int vector)
511 if (msix_is_masked(dev, vector)) {
512 return;
514 dev->msix_vector_release_notifier(dev, vector);
517 int msix_set_vector_notifiers(PCIDevice *dev,
518 MSIVectorUseNotifier use_notifier,
519 MSIVectorReleaseNotifier release_notifier)
521 int vector, ret;
523 assert(use_notifier && release_notifier);
525 dev->msix_vector_use_notifier = use_notifier;
526 dev->msix_vector_release_notifier = release_notifier;
528 if ((dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] &
529 (MSIX_ENABLE_MASK | MSIX_MASKALL_MASK)) == MSIX_ENABLE_MASK) {
530 for (vector = 0; vector < dev->msix_entries_nr; vector++) {
531 ret = msix_set_notifier_for_vector(dev, vector);
532 if (ret < 0) {
533 goto undo;
537 return 0;
539 undo:
540 while (--vector >= 0) {
541 msix_unset_notifier_for_vector(dev, vector);
543 dev->msix_vector_use_notifier = NULL;
544 dev->msix_vector_release_notifier = NULL;
545 return ret;
548 void msix_unset_vector_notifiers(PCIDevice *dev)
550 int vector;
552 assert(dev->msix_vector_use_notifier &&
553 dev->msix_vector_release_notifier);
555 if ((dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] &
556 (MSIX_ENABLE_MASK | MSIX_MASKALL_MASK)) == MSIX_ENABLE_MASK) {
557 for (vector = 0; vector < dev->msix_entries_nr; vector++) {
558 msix_unset_notifier_for_vector(dev, vector);
561 dev->msix_vector_use_notifier = NULL;
562 dev->msix_vector_release_notifier = NULL;