2 * CRIS virtual CPU header
4 * Copyright (c) 2007 AXIS Communications AB
5 * Written by Edgar E. Iglesias
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
24 #include "qemu-common.h"
26 #define TARGET_LONG_BITS 32
28 #define CPUArchState struct CPUCRISState
30 #include "exec/cpu-defs.h"
32 #define TARGET_HAS_ICE 1
34 #define ELF_MACHINE EM_CRIS
38 #define EXCP_BUSFAULT 3
42 /* CRIS-specific interrupt pending bits. */
43 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
45 /* Register aliases. R0 - R15 */
50 /* Support regs, P0 - P15 */
58 #define PR_PREFIX 6 /* On CRISv10 P6 is reserved, we use it as prefix. */
71 #define Q_FLAG 0x80000000
72 #define M_FLAG_V32 0x40000000
73 #define PFIX_FLAG 0x800 /* CRISv10 Only. */
74 #define F_FLAG_V10 0x400
75 #define P_FLAG_V10 0x200
79 #define M_FLAG_V10 0x80
87 #define ALU_FLAGS 0x1F
89 /* Condition codes. */
107 #define NB_MMU_MODES 2
109 typedef struct CPUCRISState
{
111 /* P0 - P15 are referred to as special registers in the docs. */
114 /* Pseudo register for the PC. Not directly accessible on CRIS. */
117 /* Pseudo register for the kernel stack. */
125 /* Condition flag tracking. */
131 /* size of the operation, 1 = byte, 2 = word, 4 = dword. */
133 /* X flag at the time of cc snapshot. */
136 /* CRIS has certain insns that lockout interrupts. */
138 int interrupt_vector
;
142 /* FIXME: add a check in the translator to avoid writing to support
143 register sets beyond the 4th. The ISA allows up to 256! but in
144 practice there is no core that implements more than 4.
146 Support function registers are used to control units close to the
147 core. Accesses do not pass down the normal hierarchy.
149 uint32_t sregs
[4][16];
151 /* Linear feedback shift reg in the mmu. Used to provide pseudo
152 randomness for the 'hint' the mmu gives to sw for chosing valid
153 sets on TLB refills. */
154 uint32_t mmu_rand_lfsr
;
157 * We just store the stores to the tlbset here for later evaluation
158 * when the hw needs access to them.
160 * One for I and another for D.
170 /* Members after CPU_COMMON are preserved across resets. */
176 CRISCPU
*cpu_cris_init(const char *cpu_model
);
177 int cpu_cris_exec(CPUCRISState
*s
);
178 /* you can call this signal handler from your SIGBUS and SIGSEGV
179 signal handlers to inform the virtual CPU of exceptions. non zero
180 is returned if the signal was handled by the virtual CPU. */
181 int cpu_cris_signal_handler(int host_signum
, void *pinfo
,
184 void cris_initialize_tcg(void);
185 void cris_initialize_crisv10_tcg(void);
188 CC_OP_DYNAMIC
, /* Use env->cc_op */
215 /* CRIS uses 8k pages. */
216 #define TARGET_PAGE_BITS 13
217 #define MMAP_SHIFT TARGET_PAGE_BITS
219 #define TARGET_PHYS_ADDR_SPACE_BITS 32
220 #define TARGET_VIRT_ADDR_SPACE_BITS 32
222 static inline CPUCRISState
*cpu_init(const char *cpu_model
)
224 CRISCPU
*cpu
= cpu_cris_init(cpu_model
);
231 #define cpu_exec cpu_cris_exec
232 #define cpu_gen_code cpu_cris_gen_code
233 #define cpu_signal_handler cpu_cris_signal_handler
235 #define CPU_SAVE_VERSION 1
237 /* MMU modes definitions */
238 #define MMU_MODE0_SUFFIX _kernel
239 #define MMU_MODE1_SUFFIX _user
240 #define MMU_USER_IDX 1
241 static inline int cpu_mmu_index (CPUCRISState
*env
)
243 return !!(env
->pregs
[PR_CCS
] & U_FLAG
);
246 int cpu_cris_handle_mmu_fault(CPUCRISState
*env
, target_ulong address
, int rw
,
248 #define cpu_handle_mmu_fault cpu_cris_handle_mmu_fault
250 /* Support function regs. */
251 #define SFR_RW_GC_CFG 0][0
252 #define SFR_RW_MM_CFG env->pregs[PR_SRS]][0
253 #define SFR_RW_MM_KBASE_LO env->pregs[PR_SRS]][1
254 #define SFR_RW_MM_KBASE_HI env->pregs[PR_SRS]][2
255 #define SFR_R_MM_CAUSE env->pregs[PR_SRS]][3
256 #define SFR_RW_MM_TLB_SEL env->pregs[PR_SRS]][4
257 #define SFR_RW_MM_TLB_LO env->pregs[PR_SRS]][5
258 #define SFR_RW_MM_TLB_HI env->pregs[PR_SRS]][6
260 #include "exec/cpu-all.h"
262 static inline void cpu_get_tb_cpu_state(CPUCRISState
*env
, target_ulong
*pc
,
263 target_ulong
*cs_base
, int *flags
)
267 *flags
= env
->dslot
|
268 (env
->pregs
[PR_CCS
] & (S_FLAG
| P_FLAG
| U_FLAG
269 | X_FLAG
| PFIX_FLAG
));
272 #define cpu_list cris_cpu_list
273 void cris_cpu_list(FILE *f
, fprintf_function cpu_fprintf
);
275 static inline bool cpu_has_work(CPUState
*cpu
)
277 return cpu
->interrupt_request
& (CPU_INTERRUPT_HARD
| CPU_INTERRUPT_NMI
);
280 #include "exec/exec-all.h"
282 static inline void cpu_pc_from_tb(CPUCRISState
*env
, TranslationBlock
*tb
)