4 * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
5 * Copyright (c) 2017-2018 SiFive, Inc.
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2 or later, as published by the Free Software Foundation.
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
20 #include "qemu/osdep.h"
21 #include "qemu/qemu-print.h"
22 #include "qemu/ctype.h"
25 #include "exec/exec-all.h"
26 #include "qapi/error.h"
27 #include "qemu/error-report.h"
28 #include "hw/qdev-properties.h"
29 #include "migration/vmstate.h"
30 #include "fpu/softfloat-helpers.h"
32 /* RISC-V CPU definitions */
34 static const char riscv_exts
[26] = "IEMAFDQCLBJTPVNSUHKORWXYZG";
36 const char * const riscv_int_regnames
[] = {
37 "x0/zero", "x1/ra", "x2/sp", "x3/gp", "x4/tp", "x5/t0", "x6/t1",
38 "x7/t2", "x8/s0", "x9/s1", "x10/a0", "x11/a1", "x12/a2", "x13/a3",
39 "x14/a4", "x15/a5", "x16/a6", "x17/a7", "x18/s2", "x19/s3", "x20/s4",
40 "x21/s5", "x22/s6", "x23/s7", "x24/s8", "x25/s9", "x26/s10", "x27/s11",
41 "x28/t3", "x29/t4", "x30/t5", "x31/t6"
44 const char * const riscv_fpr_regnames
[] = {
45 "f0/ft0", "f1/ft1", "f2/ft2", "f3/ft3", "f4/ft4", "f5/ft5",
46 "f6/ft6", "f7/ft7", "f8/fs0", "f9/fs1", "f10/fa0", "f11/fa1",
47 "f12/fa2", "f13/fa3", "f14/fa4", "f15/fa5", "f16/fa6", "f17/fa7",
48 "f18/fs2", "f19/fs3", "f20/fs4", "f21/fs5", "f22/fs6", "f23/fs7",
49 "f24/fs8", "f25/fs9", "f26/fs10", "f27/fs11", "f28/ft8", "f29/ft9",
50 "f30/ft10", "f31/ft11"
53 const char * const riscv_excp_names
[] = {
56 "illegal_instruction",
74 "guest_exec_page_fault",
75 "guest_load_page_fault",
77 "guest_store_page_fault",
80 const char * const riscv_intr_names
[] = {
99 static void set_misa(CPURISCVState
*env
, target_ulong misa
)
101 env
->misa_mask
= env
->misa
= misa
;
104 static void set_priv_version(CPURISCVState
*env
, int priv_ver
)
106 env
->priv_ver
= priv_ver
;
109 static void set_feature(CPURISCVState
*env
, int feature
)
111 env
->features
|= (1ULL << feature
);
114 static void set_resetvec(CPURISCVState
*env
, int resetvec
)
116 #ifndef CONFIG_USER_ONLY
117 env
->resetvec
= resetvec
;
121 static void riscv_any_cpu_init(Object
*obj
)
123 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
124 set_misa(env
, RVXLEN
| RVI
| RVM
| RVA
| RVF
| RVD
| RVC
| RVU
);
125 set_priv_version(env
, PRIV_VERSION_1_11_0
);
126 set_resetvec(env
, DEFAULT_RSTVEC
);
129 #if defined(TARGET_RISCV32)
131 static void riscv_base32_cpu_init(Object
*obj
)
133 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
134 /* We set this in the realise function */
138 static void rv32gcsu_priv1_09_1_cpu_init(Object
*obj
)
140 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
141 set_misa(env
, RV32
| RVI
| RVM
| RVA
| RVF
| RVD
| RVC
| RVS
| RVU
);
142 set_priv_version(env
, PRIV_VERSION_1_09_1
);
143 set_resetvec(env
, DEFAULT_RSTVEC
);
144 set_feature(env
, RISCV_FEATURE_MMU
);
145 set_feature(env
, RISCV_FEATURE_PMP
);
148 static void rv32gcsu_priv1_10_0_cpu_init(Object
*obj
)
150 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
151 set_misa(env
, RV32
| RVI
| RVM
| RVA
| RVF
| RVD
| RVC
| RVS
| RVU
);
152 set_priv_version(env
, PRIV_VERSION_1_10_0
);
153 set_resetvec(env
, DEFAULT_RSTVEC
);
154 set_feature(env
, RISCV_FEATURE_MMU
);
155 set_feature(env
, RISCV_FEATURE_PMP
);
158 static void rv32imacu_nommu_cpu_init(Object
*obj
)
160 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
161 set_misa(env
, RV32
| RVI
| RVM
| RVA
| RVC
| RVU
);
162 set_priv_version(env
, PRIV_VERSION_1_10_0
);
163 set_resetvec(env
, DEFAULT_RSTVEC
);
164 set_feature(env
, RISCV_FEATURE_PMP
);
167 #elif defined(TARGET_RISCV64)
169 static void riscv_base64_cpu_init(Object
*obj
)
171 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
172 /* We set this in the realise function */
176 static void rv64gcsu_priv1_09_1_cpu_init(Object
*obj
)
178 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
179 set_misa(env
, RV64
| RVI
| RVM
| RVA
| RVF
| RVD
| RVC
| RVS
| RVU
);
180 set_priv_version(env
, PRIV_VERSION_1_09_1
);
181 set_resetvec(env
, DEFAULT_RSTVEC
);
182 set_feature(env
, RISCV_FEATURE_MMU
);
183 set_feature(env
, RISCV_FEATURE_PMP
);
186 static void rv64gcsu_priv1_10_0_cpu_init(Object
*obj
)
188 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
189 set_misa(env
, RV64
| RVI
| RVM
| RVA
| RVF
| RVD
| RVC
| RVS
| RVU
);
190 set_priv_version(env
, PRIV_VERSION_1_10_0
);
191 set_resetvec(env
, DEFAULT_RSTVEC
);
192 set_feature(env
, RISCV_FEATURE_MMU
);
193 set_feature(env
, RISCV_FEATURE_PMP
);
196 static void rv64imacu_nommu_cpu_init(Object
*obj
)
198 CPURISCVState
*env
= &RISCV_CPU(obj
)->env
;
199 set_misa(env
, RV64
| RVI
| RVM
| RVA
| RVC
| RVU
);
200 set_priv_version(env
, PRIV_VERSION_1_10_0
);
201 set_resetvec(env
, DEFAULT_RSTVEC
);
202 set_feature(env
, RISCV_FEATURE_PMP
);
207 static ObjectClass
*riscv_cpu_class_by_name(const char *cpu_model
)
213 cpuname
= g_strsplit(cpu_model
, ",", 1);
214 typename
= g_strdup_printf(RISCV_CPU_TYPE_NAME("%s"), cpuname
[0]);
215 oc
= object_class_by_name(typename
);
218 if (!oc
|| !object_class_dynamic_cast(oc
, TYPE_RISCV_CPU
) ||
219 object_class_is_abstract(oc
)) {
225 static void riscv_cpu_dump_state(CPUState
*cs
, FILE *f
, int flags
)
227 RISCVCPU
*cpu
= RISCV_CPU(cs
);
228 CPURISCVState
*env
= &cpu
->env
;
231 #if !defined(CONFIG_USER_ONLY)
232 if (riscv_has_ext(env
, RVH
)) {
233 qemu_fprintf(f
, " %s %d\n", "V = ", riscv_cpu_virt_enabled(env
));
236 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "pc ", env
->pc
);
237 #ifndef CONFIG_USER_ONLY
238 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mhartid ", env
->mhartid
);
239 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mstatus ", env
->mstatus
);
240 #ifdef TARGET_RISCV32
241 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mstatush ", env
->mstatush
);
243 if (riscv_has_ext(env
, RVH
)) {
244 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "hstatus ", env
->hstatus
);
245 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "vsstatus ", env
->vsstatus
);
247 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mip ", env
->mip
);
248 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mie ", env
->mie
);
249 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mideleg ", env
->mideleg
);
250 if (riscv_has_ext(env
, RVH
)) {
251 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "hideleg ", env
->hideleg
);
253 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "medeleg ", env
->medeleg
);
254 if (riscv_has_ext(env
, RVH
)) {
255 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "hedeleg ", env
->hedeleg
);
257 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mtvec ", env
->mtvec
);
258 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "stvec ", env
->stvec
);
259 if (riscv_has_ext(env
, RVH
)) {
260 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "vstvec ", env
->vstvec
);
262 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mepc ", env
->mepc
);
263 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "sepc ", env
->sepc
);
264 if (riscv_has_ext(env
, RVH
)) {
265 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "vsepc ", env
->vsepc
);
267 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mcause ", env
->mcause
);
268 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "scause ", env
->scause
);
269 if (riscv_has_ext(env
, RVH
)) {
270 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "vscause ", env
->vscause
);
272 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mtval ", env
->mtval
);
273 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "stval ", env
->sbadaddr
);
274 if (riscv_has_ext(env
, RVH
)) {
275 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "htval ", env
->htval
);
276 qemu_fprintf(f
, " %s " TARGET_FMT_lx
"\n", "mtval2 ", env
->mtval2
);
280 for (i
= 0; i
< 32; i
++) {
281 qemu_fprintf(f
, " %s " TARGET_FMT_lx
,
282 riscv_int_regnames
[i
], env
->gpr
[i
]);
284 qemu_fprintf(f
, "\n");
287 if (flags
& CPU_DUMP_FPU
) {
288 for (i
= 0; i
< 32; i
++) {
289 qemu_fprintf(f
, " %s %016" PRIx64
,
290 riscv_fpr_regnames
[i
], env
->fpr
[i
]);
292 qemu_fprintf(f
, "\n");
298 static void riscv_cpu_set_pc(CPUState
*cs
, vaddr value
)
300 RISCVCPU
*cpu
= RISCV_CPU(cs
);
301 CPURISCVState
*env
= &cpu
->env
;
305 static void riscv_cpu_synchronize_from_tb(CPUState
*cs
, TranslationBlock
*tb
)
307 RISCVCPU
*cpu
= RISCV_CPU(cs
);
308 CPURISCVState
*env
= &cpu
->env
;
312 static bool riscv_cpu_has_work(CPUState
*cs
)
314 #ifndef CONFIG_USER_ONLY
315 RISCVCPU
*cpu
= RISCV_CPU(cs
);
316 CPURISCVState
*env
= &cpu
->env
;
318 * Definition of the WFI instruction requires it to ignore the privilege
319 * mode and delegation registers, but respect individual enables
321 return (env
->mip
& env
->mie
) != 0;
327 void restore_state_to_opc(CPURISCVState
*env
, TranslationBlock
*tb
,
333 static void riscv_cpu_reset(CPUState
*cs
)
335 RISCVCPU
*cpu
= RISCV_CPU(cs
);
336 RISCVCPUClass
*mcc
= RISCV_CPU_GET_CLASS(cpu
);
337 CPURISCVState
*env
= &cpu
->env
;
339 mcc
->parent_reset(cs
);
340 #ifndef CONFIG_USER_ONLY
342 env
->mstatus
&= ~(MSTATUS_MIE
| MSTATUS_MPRV
);
344 env
->pc
= env
->resetvec
;
346 cs
->exception_index
= EXCP_NONE
;
348 set_default_nan_mode(1, &env
->fp_status
);
351 static void riscv_cpu_disas_set_info(CPUState
*s
, disassemble_info
*info
)
353 #if defined(TARGET_RISCV32)
354 info
->print_insn
= print_insn_riscv32
;
355 #elif defined(TARGET_RISCV64)
356 info
->print_insn
= print_insn_riscv64
;
360 static void riscv_cpu_realize(DeviceState
*dev
, Error
**errp
)
362 CPUState
*cs
= CPU(dev
);
363 RISCVCPU
*cpu
= RISCV_CPU(dev
);
364 CPURISCVState
*env
= &cpu
->env
;
365 RISCVCPUClass
*mcc
= RISCV_CPU_GET_CLASS(dev
);
366 int priv_version
= PRIV_VERSION_1_11_0
;
367 target_ulong target_misa
= 0;
368 Error
*local_err
= NULL
;
370 cpu_exec_realizefn(cs
, &local_err
);
371 if (local_err
!= NULL
) {
372 error_propagate(errp
, local_err
);
376 if (cpu
->cfg
.priv_spec
) {
377 if (!g_strcmp0(cpu
->cfg
.priv_spec
, "v1.11.0")) {
378 priv_version
= PRIV_VERSION_1_11_0
;
379 } else if (!g_strcmp0(cpu
->cfg
.priv_spec
, "v1.10.0")) {
380 priv_version
= PRIV_VERSION_1_10_0
;
381 } else if (!g_strcmp0(cpu
->cfg
.priv_spec
, "v1.9.1")) {
382 priv_version
= PRIV_VERSION_1_09_1
;
385 "Unsupported privilege spec version '%s'",
391 set_priv_version(env
, priv_version
);
392 set_resetvec(env
, DEFAULT_RSTVEC
);
395 set_feature(env
, RISCV_FEATURE_MMU
);
399 set_feature(env
, RISCV_FEATURE_PMP
);
402 /* If misa isn't set (rv32 and rv64 machines) set it here */
404 /* Do some ISA extension error checking */
405 if (cpu
->cfg
.ext_i
&& cpu
->cfg
.ext_e
) {
407 "I and E extensions are incompatible");
411 if (!cpu
->cfg
.ext_i
&& !cpu
->cfg
.ext_e
) {
413 "Either I or E extension must be set");
417 if (cpu
->cfg
.ext_g
&& !(cpu
->cfg
.ext_i
& cpu
->cfg
.ext_m
&
418 cpu
->cfg
.ext_a
& cpu
->cfg
.ext_f
&
420 warn_report("Setting G will also set IMAFD");
421 cpu
->cfg
.ext_i
= true;
422 cpu
->cfg
.ext_m
= true;
423 cpu
->cfg
.ext_a
= true;
424 cpu
->cfg
.ext_f
= true;
425 cpu
->cfg
.ext_d
= true;
428 /* Set the ISA extensions, checks should have happened above */
429 if (cpu
->cfg
.ext_i
) {
432 if (cpu
->cfg
.ext_e
) {
435 if (cpu
->cfg
.ext_m
) {
438 if (cpu
->cfg
.ext_a
) {
441 if (cpu
->cfg
.ext_f
) {
444 if (cpu
->cfg
.ext_d
) {
447 if (cpu
->cfg
.ext_c
) {
450 if (cpu
->cfg
.ext_s
) {
453 if (cpu
->cfg
.ext_u
) {
456 if (cpu
->cfg
.ext_h
) {
460 set_misa(env
, RVXLEN
| target_misa
);
463 riscv_cpu_register_gdb_regs_for_features(cs
);
468 mcc
->parent_realize(dev
, errp
);
471 static void riscv_cpu_init(Object
*obj
)
473 RISCVCPU
*cpu
= RISCV_CPU(obj
);
475 cpu_set_cpustate_pointers(cpu
);
478 static const VMStateDescription vmstate_riscv_cpu
= {
483 static Property riscv_cpu_properties
[] = {
484 DEFINE_PROP_BOOL("i", RISCVCPU
, cfg
.ext_i
, true),
485 DEFINE_PROP_BOOL("e", RISCVCPU
, cfg
.ext_e
, false),
486 DEFINE_PROP_BOOL("g", RISCVCPU
, cfg
.ext_g
, true),
487 DEFINE_PROP_BOOL("m", RISCVCPU
, cfg
.ext_m
, true),
488 DEFINE_PROP_BOOL("a", RISCVCPU
, cfg
.ext_a
, true),
489 DEFINE_PROP_BOOL("f", RISCVCPU
, cfg
.ext_f
, true),
490 DEFINE_PROP_BOOL("d", RISCVCPU
, cfg
.ext_d
, true),
491 DEFINE_PROP_BOOL("c", RISCVCPU
, cfg
.ext_c
, true),
492 DEFINE_PROP_BOOL("s", RISCVCPU
, cfg
.ext_s
, true),
493 DEFINE_PROP_BOOL("u", RISCVCPU
, cfg
.ext_u
, true),
494 /* This is experimental so mark with 'x-' */
495 DEFINE_PROP_BOOL("x-h", RISCVCPU
, cfg
.ext_h
, false),
496 DEFINE_PROP_BOOL("Counters", RISCVCPU
, cfg
.ext_counters
, true),
497 DEFINE_PROP_BOOL("Zifencei", RISCVCPU
, cfg
.ext_ifencei
, true),
498 DEFINE_PROP_BOOL("Zicsr", RISCVCPU
, cfg
.ext_icsr
, true),
499 DEFINE_PROP_STRING("priv_spec", RISCVCPU
, cfg
.priv_spec
),
500 DEFINE_PROP_BOOL("mmu", RISCVCPU
, cfg
.mmu
, true),
501 DEFINE_PROP_BOOL("pmp", RISCVCPU
, cfg
.pmp
, true),
502 DEFINE_PROP_END_OF_LIST(),
505 static void riscv_cpu_class_init(ObjectClass
*c
, void *data
)
507 RISCVCPUClass
*mcc
= RISCV_CPU_CLASS(c
);
508 CPUClass
*cc
= CPU_CLASS(c
);
509 DeviceClass
*dc
= DEVICE_CLASS(c
);
511 device_class_set_parent_realize(dc
, riscv_cpu_realize
,
512 &mcc
->parent_realize
);
514 cpu_class_set_parent_reset(cc
, riscv_cpu_reset
, &mcc
->parent_reset
);
516 cc
->class_by_name
= riscv_cpu_class_by_name
;
517 cc
->has_work
= riscv_cpu_has_work
;
518 cc
->do_interrupt
= riscv_cpu_do_interrupt
;
519 cc
->cpu_exec_interrupt
= riscv_cpu_exec_interrupt
;
520 cc
->dump_state
= riscv_cpu_dump_state
;
521 cc
->set_pc
= riscv_cpu_set_pc
;
522 cc
->synchronize_from_tb
= riscv_cpu_synchronize_from_tb
;
523 cc
->gdb_read_register
= riscv_cpu_gdb_read_register
;
524 cc
->gdb_write_register
= riscv_cpu_gdb_write_register
;
525 cc
->gdb_num_core_regs
= 33;
526 #if defined(TARGET_RISCV32)
527 cc
->gdb_core_xml_file
= "riscv-32bit-cpu.xml";
528 #elif defined(TARGET_RISCV64)
529 cc
->gdb_core_xml_file
= "riscv-64bit-cpu.xml";
531 cc
->gdb_stop_before_watchpoint
= true;
532 cc
->disas_set_info
= riscv_cpu_disas_set_info
;
533 #ifndef CONFIG_USER_ONLY
534 cc
->do_transaction_failed
= riscv_cpu_do_transaction_failed
;
535 cc
->do_unaligned_access
= riscv_cpu_do_unaligned_access
;
536 cc
->get_phys_page_debug
= riscv_cpu_get_phys_page_debug
;
539 cc
->tcg_initialize
= riscv_translate_init
;
540 cc
->tlb_fill
= riscv_cpu_tlb_fill
;
542 /* For now, mark unmigratable: */
543 cc
->vmsd
= &vmstate_riscv_cpu
;
544 device_class_set_props(dc
, riscv_cpu_properties
);
547 char *riscv_isa_string(RISCVCPU
*cpu
)
550 const size_t maxlen
= sizeof("rv128") + sizeof(riscv_exts
) + 1;
551 char *isa_str
= g_new(char, maxlen
);
552 char *p
= isa_str
+ snprintf(isa_str
, maxlen
, "rv%d", TARGET_LONG_BITS
);
553 for (i
= 0; i
< sizeof(riscv_exts
); i
++) {
554 if (cpu
->env
.misa
& RV(riscv_exts
[i
])) {
555 *p
++ = qemu_tolower(riscv_exts
[i
]);
562 static gint
riscv_cpu_list_compare(gconstpointer a
, gconstpointer b
)
564 ObjectClass
*class_a
= (ObjectClass
*)a
;
565 ObjectClass
*class_b
= (ObjectClass
*)b
;
566 const char *name_a
, *name_b
;
568 name_a
= object_class_get_name(class_a
);
569 name_b
= object_class_get_name(class_b
);
570 return strcmp(name_a
, name_b
);
573 static void riscv_cpu_list_entry(gpointer data
, gpointer user_data
)
575 const char *typename
= object_class_get_name(OBJECT_CLASS(data
));
576 int len
= strlen(typename
) - strlen(RISCV_CPU_TYPE_SUFFIX
);
578 qemu_printf("%.*s\n", len
, typename
);
581 void riscv_cpu_list(void)
585 list
= object_class_get_list(TYPE_RISCV_CPU
, false);
586 list
= g_slist_sort(list
, riscv_cpu_list_compare
);
587 g_slist_foreach(list
, riscv_cpu_list_entry
, NULL
);
591 #define DEFINE_CPU(type_name, initfn) \
594 .parent = TYPE_RISCV_CPU, \
595 .instance_init = initfn \
598 static const TypeInfo riscv_cpu_type_infos
[] = {
600 .name
= TYPE_RISCV_CPU
,
602 .instance_size
= sizeof(RISCVCPU
),
603 .instance_init
= riscv_cpu_init
,
605 .class_size
= sizeof(RISCVCPUClass
),
606 .class_init
= riscv_cpu_class_init
,
608 DEFINE_CPU(TYPE_RISCV_CPU_ANY
, riscv_any_cpu_init
),
609 #if defined(TARGET_RISCV32)
610 DEFINE_CPU(TYPE_RISCV_CPU_BASE32
, riscv_base32_cpu_init
),
611 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E31
, rv32imacu_nommu_cpu_init
),
612 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_U34
, rv32gcsu_priv1_10_0_cpu_init
),
614 DEFINE_CPU(TYPE_RISCV_CPU_RV32IMACU_NOMMU
, rv32imacu_nommu_cpu_init
),
615 DEFINE_CPU(TYPE_RISCV_CPU_RV32GCSU_V1_09_1
, rv32gcsu_priv1_09_1_cpu_init
),
616 DEFINE_CPU(TYPE_RISCV_CPU_RV32GCSU_V1_10_0
, rv32gcsu_priv1_10_0_cpu_init
)
617 #elif defined(TARGET_RISCV64)
618 DEFINE_CPU(TYPE_RISCV_CPU_BASE64
, riscv_base64_cpu_init
),
619 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E51
, rv64imacu_nommu_cpu_init
),
620 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_U54
, rv64gcsu_priv1_10_0_cpu_init
),
622 DEFINE_CPU(TYPE_RISCV_CPU_RV64IMACU_NOMMU
, rv64imacu_nommu_cpu_init
),
623 DEFINE_CPU(TYPE_RISCV_CPU_RV64GCSU_V1_09_1
, rv64gcsu_priv1_09_1_cpu_init
),
624 DEFINE_CPU(TYPE_RISCV_CPU_RV64GCSU_V1_10_0
, rv64gcsu_priv1_10_0_cpu_init
)
628 DEFINE_TYPES(riscv_cpu_type_infos
)