4 * Copyright (c) 2004 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 #include "qemu/osdep.h"
26 #include "hw/pci/pci.h"
27 #include "hw/pci/pci_bridge.h"
28 #include "hw/pci/pci_bus.h"
29 #include "hw/pci/pci_host.h"
30 #include "monitor/monitor.h"
32 #include "sysemu/sysemu.h"
33 #include "hw/loader.h"
34 #include "qemu/error-report.h"
35 #include "qemu/range.h"
36 #include "qmp-commands.h"
38 #include "hw/pci/msi.h"
39 #include "hw/pci/msix.h"
40 #include "exec/address-spaces.h"
41 #include "hw/hotplug.h"
42 #include "hw/boards.h"
43 #include "qemu/cutils.h"
47 # define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
49 # define PCI_DPRINTF(format, ...) do { } while (0)
52 static void pcibus_dev_print(Monitor
*mon
, DeviceState
*dev
, int indent
);
53 static char *pcibus_get_dev_path(DeviceState
*dev
);
54 static char *pcibus_get_fw_dev_path(DeviceState
*dev
);
55 static void pcibus_reset(BusState
*qbus
);
57 static Property pci_props
[] = {
58 DEFINE_PROP_PCI_DEVFN("addr", PCIDevice
, devfn
, -1),
59 DEFINE_PROP_STRING("romfile", PCIDevice
, romfile
),
60 DEFINE_PROP_UINT32("rombar", PCIDevice
, rom_bar
, 1),
61 DEFINE_PROP_BIT("multifunction", PCIDevice
, cap_present
,
62 QEMU_PCI_CAP_MULTIFUNCTION_BITNR
, false),
63 DEFINE_PROP_BIT("command_serr_enable", PCIDevice
, cap_present
,
64 QEMU_PCI_CAP_SERR_BITNR
, true),
65 DEFINE_PROP_BIT("x-pcie-lnksta-dllla", PCIDevice
, cap_present
,
66 QEMU_PCIE_LNKSTA_DLLLA_BITNR
, true),
67 DEFINE_PROP_END_OF_LIST()
70 static const VMStateDescription vmstate_pcibus
= {
73 .minimum_version_id
= 1,
74 .fields
= (VMStateField
[]) {
75 VMSTATE_INT32_EQUAL(nirq
, PCIBus
),
76 VMSTATE_VARRAY_INT32(irq_count
, PCIBus
,
77 nirq
, 0, vmstate_info_int32
,
83 static void pci_init_bus_master(PCIDevice
*pci_dev
)
85 AddressSpace
*dma_as
= pci_device_iommu_address_space(pci_dev
);
87 memory_region_init_alias(&pci_dev
->bus_master_enable_region
,
88 OBJECT(pci_dev
), "bus master",
89 dma_as
->root
, 0, memory_region_size(dma_as
->root
));
90 memory_region_set_enabled(&pci_dev
->bus_master_enable_region
, false);
91 address_space_init(&pci_dev
->bus_master_as
,
92 &pci_dev
->bus_master_enable_region
, pci_dev
->name
);
95 static void pcibus_machine_done(Notifier
*notifier
, void *data
)
97 PCIBus
*bus
= container_of(notifier
, PCIBus
, machine_done
);
100 for (i
= 0; i
< ARRAY_SIZE(bus
->devices
); ++i
) {
101 if (bus
->devices
[i
]) {
102 pci_init_bus_master(bus
->devices
[i
]);
107 static void pci_bus_realize(BusState
*qbus
, Error
**errp
)
109 PCIBus
*bus
= PCI_BUS(qbus
);
111 bus
->machine_done
.notify
= pcibus_machine_done
;
112 qemu_add_machine_init_done_notifier(&bus
->machine_done
);
114 vmstate_register(NULL
, -1, &vmstate_pcibus
, bus
);
117 static void pci_bus_unrealize(BusState
*qbus
, Error
**errp
)
119 PCIBus
*bus
= PCI_BUS(qbus
);
121 qemu_remove_machine_init_done_notifier(&bus
->machine_done
);
123 vmstate_unregister(NULL
, &vmstate_pcibus
, bus
);
126 static bool pcibus_is_root(PCIBus
*bus
)
128 return !bus
->parent_dev
;
131 static int pcibus_num(PCIBus
*bus
)
133 if (pcibus_is_root(bus
)) {
134 return 0; /* pci host bridge */
136 return bus
->parent_dev
->config
[PCI_SECONDARY_BUS
];
139 static uint16_t pcibus_numa_node(PCIBus
*bus
)
141 return NUMA_NODE_UNASSIGNED
;
144 static void pci_bus_class_init(ObjectClass
*klass
, void *data
)
146 BusClass
*k
= BUS_CLASS(klass
);
147 PCIBusClass
*pbc
= PCI_BUS_CLASS(klass
);
149 k
->print_dev
= pcibus_dev_print
;
150 k
->get_dev_path
= pcibus_get_dev_path
;
151 k
->get_fw_dev_path
= pcibus_get_fw_dev_path
;
152 k
->realize
= pci_bus_realize
;
153 k
->unrealize
= pci_bus_unrealize
;
154 k
->reset
= pcibus_reset
;
156 pbc
->is_root
= pcibus_is_root
;
157 pbc
->bus_num
= pcibus_num
;
158 pbc
->numa_node
= pcibus_numa_node
;
161 static const TypeInfo pci_bus_info
= {
162 .name
= TYPE_PCI_BUS
,
164 .instance_size
= sizeof(PCIBus
),
165 .class_size
= sizeof(PCIBusClass
),
166 .class_init
= pci_bus_class_init
,
169 static const TypeInfo pcie_bus_info
= {
170 .name
= TYPE_PCIE_BUS
,
171 .parent
= TYPE_PCI_BUS
,
174 static PCIBus
*pci_find_bus_nr(PCIBus
*bus
, int bus_num
);
175 static void pci_update_mappings(PCIDevice
*d
);
176 static void pci_irq_handler(void *opaque
, int irq_num
, int level
);
177 static void pci_add_option_rom(PCIDevice
*pdev
, bool is_default_rom
, Error
**);
178 static void pci_del_option_rom(PCIDevice
*pdev
);
180 static uint16_t pci_default_sub_vendor_id
= PCI_SUBVENDOR_ID_REDHAT_QUMRANET
;
181 static uint16_t pci_default_sub_device_id
= PCI_SUBDEVICE_ID_QEMU
;
183 static QLIST_HEAD(, PCIHostState
) pci_host_bridges
;
185 int pci_bar(PCIDevice
*d
, int reg
)
189 if (reg
!= PCI_ROM_SLOT
)
190 return PCI_BASE_ADDRESS_0
+ reg
* 4;
192 type
= d
->config
[PCI_HEADER_TYPE
] & ~PCI_HEADER_TYPE_MULTI_FUNCTION
;
193 return type
== PCI_HEADER_TYPE_BRIDGE
? PCI_ROM_ADDRESS1
: PCI_ROM_ADDRESS
;
196 static inline int pci_irq_state(PCIDevice
*d
, int irq_num
)
198 return (d
->irq_state
>> irq_num
) & 0x1;
201 static inline void pci_set_irq_state(PCIDevice
*d
, int irq_num
, int level
)
203 d
->irq_state
&= ~(0x1 << irq_num
);
204 d
->irq_state
|= level
<< irq_num
;
207 static void pci_change_irq_level(PCIDevice
*pci_dev
, int irq_num
, int change
)
212 irq_num
= bus
->map_irq(pci_dev
, irq_num
);
215 pci_dev
= bus
->parent_dev
;
217 bus
->irq_count
[irq_num
] += change
;
218 bus
->set_irq(bus
->irq_opaque
, irq_num
, bus
->irq_count
[irq_num
] != 0);
221 int pci_bus_get_irq_level(PCIBus
*bus
, int irq_num
)
223 assert(irq_num
>= 0);
224 assert(irq_num
< bus
->nirq
);
225 return !!bus
->irq_count
[irq_num
];
228 /* Update interrupt status bit in config space on interrupt
230 static void pci_update_irq_status(PCIDevice
*dev
)
232 if (dev
->irq_state
) {
233 dev
->config
[PCI_STATUS
] |= PCI_STATUS_INTERRUPT
;
235 dev
->config
[PCI_STATUS
] &= ~PCI_STATUS_INTERRUPT
;
239 void pci_device_deassert_intx(PCIDevice
*dev
)
242 for (i
= 0; i
< PCI_NUM_PINS
; ++i
) {
243 pci_irq_handler(dev
, i
, 0);
247 static void pci_do_device_reset(PCIDevice
*dev
)
251 pci_device_deassert_intx(dev
);
252 assert(dev
->irq_state
== 0);
254 /* Clear all writable bits */
255 pci_word_test_and_clear_mask(dev
->config
+ PCI_COMMAND
,
256 pci_get_word(dev
->wmask
+ PCI_COMMAND
) |
257 pci_get_word(dev
->w1cmask
+ PCI_COMMAND
));
258 pci_word_test_and_clear_mask(dev
->config
+ PCI_STATUS
,
259 pci_get_word(dev
->wmask
+ PCI_STATUS
) |
260 pci_get_word(dev
->w1cmask
+ PCI_STATUS
));
261 dev
->config
[PCI_CACHE_LINE_SIZE
] = 0x0;
262 dev
->config
[PCI_INTERRUPT_LINE
] = 0x0;
263 for (r
= 0; r
< PCI_NUM_REGIONS
; ++r
) {
264 PCIIORegion
*region
= &dev
->io_regions
[r
];
269 if (!(region
->type
& PCI_BASE_ADDRESS_SPACE_IO
) &&
270 region
->type
& PCI_BASE_ADDRESS_MEM_TYPE_64
) {
271 pci_set_quad(dev
->config
+ pci_bar(dev
, r
), region
->type
);
273 pci_set_long(dev
->config
+ pci_bar(dev
, r
), region
->type
);
276 pci_update_mappings(dev
);
283 * This function is called on #RST and FLR.
284 * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
286 void pci_device_reset(PCIDevice
*dev
)
288 qdev_reset_all(&dev
->qdev
);
289 pci_do_device_reset(dev
);
293 * Trigger pci bus reset under a given bus.
294 * Called via qbus_reset_all on RST# assert, after the devices
295 * have been reset qdev_reset_all-ed already.
297 static void pcibus_reset(BusState
*qbus
)
299 PCIBus
*bus
= DO_UPCAST(PCIBus
, qbus
, qbus
);
302 for (i
= 0; i
< ARRAY_SIZE(bus
->devices
); ++i
) {
303 if (bus
->devices
[i
]) {
304 pci_do_device_reset(bus
->devices
[i
]);
308 for (i
= 0; i
< bus
->nirq
; i
++) {
309 assert(bus
->irq_count
[i
] == 0);
313 static void pci_host_bus_register(DeviceState
*host
)
315 PCIHostState
*host_bridge
= PCI_HOST_BRIDGE(host
);
317 QLIST_INSERT_HEAD(&pci_host_bridges
, host_bridge
, next
);
320 PCIBus
*pci_find_primary_bus(void)
322 PCIBus
*primary_bus
= NULL
;
325 QLIST_FOREACH(host
, &pci_host_bridges
, next
) {
327 /* We have multiple root buses, refuse to select a primary */
330 primary_bus
= host
->bus
;
336 PCIBus
*pci_device_root_bus(const PCIDevice
*d
)
338 PCIBus
*bus
= d
->bus
;
340 while (!pci_bus_is_root(bus
)) {
350 const char *pci_root_bus_path(PCIDevice
*dev
)
352 PCIBus
*rootbus
= pci_device_root_bus(dev
);
353 PCIHostState
*host_bridge
= PCI_HOST_BRIDGE(rootbus
->qbus
.parent
);
354 PCIHostBridgeClass
*hc
= PCI_HOST_BRIDGE_GET_CLASS(host_bridge
);
356 assert(host_bridge
->bus
== rootbus
);
358 if (hc
->root_bus_path
) {
359 return (*hc
->root_bus_path
)(host_bridge
, rootbus
);
362 return rootbus
->qbus
.name
;
365 static void pci_bus_init(PCIBus
*bus
, DeviceState
*parent
,
366 MemoryRegion
*address_space_mem
,
367 MemoryRegion
*address_space_io
,
370 assert(PCI_FUNC(devfn_min
) == 0);
371 bus
->devfn_min
= devfn_min
;
372 bus
->address_space_mem
= address_space_mem
;
373 bus
->address_space_io
= address_space_io
;
376 QLIST_INIT(&bus
->child
);
378 pci_host_bus_register(parent
);
381 bool pci_bus_is_express(PCIBus
*bus
)
383 return object_dynamic_cast(OBJECT(bus
), TYPE_PCIE_BUS
);
386 bool pci_bus_is_root(PCIBus
*bus
)
388 return PCI_BUS_GET_CLASS(bus
)->is_root(bus
);
391 void pci_bus_new_inplace(PCIBus
*bus
, size_t bus_size
, DeviceState
*parent
,
393 MemoryRegion
*address_space_mem
,
394 MemoryRegion
*address_space_io
,
395 uint8_t devfn_min
, const char *typename
)
397 qbus_create_inplace(bus
, bus_size
, typename
, parent
, name
);
398 pci_bus_init(bus
, parent
, address_space_mem
, address_space_io
, devfn_min
);
401 PCIBus
*pci_bus_new(DeviceState
*parent
, const char *name
,
402 MemoryRegion
*address_space_mem
,
403 MemoryRegion
*address_space_io
,
404 uint8_t devfn_min
, const char *typename
)
408 bus
= PCI_BUS(qbus_create(typename
, parent
, name
));
409 pci_bus_init(bus
, parent
, address_space_mem
, address_space_io
, devfn_min
);
413 void pci_bus_irqs(PCIBus
*bus
, pci_set_irq_fn set_irq
, pci_map_irq_fn map_irq
,
414 void *irq_opaque
, int nirq
)
416 bus
->set_irq
= set_irq
;
417 bus
->map_irq
= map_irq
;
418 bus
->irq_opaque
= irq_opaque
;
420 bus
->irq_count
= g_malloc0(nirq
* sizeof(bus
->irq_count
[0]));
423 PCIBus
*pci_register_bus(DeviceState
*parent
, const char *name
,
424 pci_set_irq_fn set_irq
, pci_map_irq_fn map_irq
,
426 MemoryRegion
*address_space_mem
,
427 MemoryRegion
*address_space_io
,
428 uint8_t devfn_min
, int nirq
, const char *typename
)
432 bus
= pci_bus_new(parent
, name
, address_space_mem
,
433 address_space_io
, devfn_min
, typename
);
434 pci_bus_irqs(bus
, set_irq
, map_irq
, irq_opaque
, nirq
);
438 int pci_bus_num(PCIBus
*s
)
440 return PCI_BUS_GET_CLASS(s
)->bus_num(s
);
443 int pci_bus_numa_node(PCIBus
*bus
)
445 return PCI_BUS_GET_CLASS(bus
)->numa_node(bus
);
448 static int get_pci_config_device(QEMUFile
*f
, void *pv
, size_t size
,
451 PCIDevice
*s
= container_of(pv
, PCIDevice
, config
);
452 PCIDeviceClass
*pc
= PCI_DEVICE_GET_CLASS(s
);
456 assert(size
== pci_config_size(s
));
457 config
= g_malloc(size
);
459 qemu_get_buffer(f
, config
, size
);
460 for (i
= 0; i
< size
; ++i
) {
461 if ((config
[i
] ^ s
->config
[i
]) &
462 s
->cmask
[i
] & ~s
->wmask
[i
] & ~s
->w1cmask
[i
]) {
463 error_report("%s: Bad config data: i=0x%x read: %x device: %x "
464 "cmask: %x wmask: %x w1cmask:%x", __func__
,
465 i
, config
[i
], s
->config
[i
],
466 s
->cmask
[i
], s
->wmask
[i
], s
->w1cmask
[i
]);
471 memcpy(s
->config
, config
, size
);
473 pci_update_mappings(s
);
475 PCIBridge
*b
= PCI_BRIDGE(s
);
476 pci_bridge_update_mappings(b
);
479 memory_region_set_enabled(&s
->bus_master_enable_region
,
480 pci_get_word(s
->config
+ PCI_COMMAND
)
481 & PCI_COMMAND_MASTER
);
487 /* just put buffer */
488 static int put_pci_config_device(QEMUFile
*f
, void *pv
, size_t size
,
489 VMStateField
*field
, QJSON
*vmdesc
)
491 const uint8_t **v
= pv
;
492 assert(size
== pci_config_size(container_of(pv
, PCIDevice
, config
)));
493 qemu_put_buffer(f
, *v
, size
);
498 static VMStateInfo vmstate_info_pci_config
= {
499 .name
= "pci config",
500 .get
= get_pci_config_device
,
501 .put
= put_pci_config_device
,
504 static int get_pci_irq_state(QEMUFile
*f
, void *pv
, size_t size
,
507 PCIDevice
*s
= container_of(pv
, PCIDevice
, irq_state
);
508 uint32_t irq_state
[PCI_NUM_PINS
];
510 for (i
= 0; i
< PCI_NUM_PINS
; ++i
) {
511 irq_state
[i
] = qemu_get_be32(f
);
512 if (irq_state
[i
] != 0x1 && irq_state
[i
] != 0) {
513 fprintf(stderr
, "irq state %d: must be 0 or 1.\n",
519 for (i
= 0; i
< PCI_NUM_PINS
; ++i
) {
520 pci_set_irq_state(s
, i
, irq_state
[i
]);
526 static int put_pci_irq_state(QEMUFile
*f
, void *pv
, size_t size
,
527 VMStateField
*field
, QJSON
*vmdesc
)
530 PCIDevice
*s
= container_of(pv
, PCIDevice
, irq_state
);
532 for (i
= 0; i
< PCI_NUM_PINS
; ++i
) {
533 qemu_put_be32(f
, pci_irq_state(s
, i
));
539 static VMStateInfo vmstate_info_pci_irq_state
= {
540 .name
= "pci irq state",
541 .get
= get_pci_irq_state
,
542 .put
= put_pci_irq_state
,
545 static bool migrate_is_pcie(void *opaque
, int version_id
)
547 return pci_is_express((PCIDevice
*)opaque
);
550 static bool migrate_is_not_pcie(void *opaque
, int version_id
)
552 return !pci_is_express((PCIDevice
*)opaque
);
555 const VMStateDescription vmstate_pci_device
= {
558 .minimum_version_id
= 1,
559 .fields
= (VMStateField
[]) {
560 VMSTATE_INT32_POSITIVE_LE(version_id
, PCIDevice
),
561 VMSTATE_BUFFER_UNSAFE_INFO_TEST(config
, PCIDevice
,
563 0, vmstate_info_pci_config
,
564 PCI_CONFIG_SPACE_SIZE
),
565 VMSTATE_BUFFER_UNSAFE_INFO_TEST(config
, PCIDevice
,
567 0, vmstate_info_pci_config
,
568 PCIE_CONFIG_SPACE_SIZE
),
569 VMSTATE_BUFFER_UNSAFE_INFO(irq_state
, PCIDevice
, 2,
570 vmstate_info_pci_irq_state
,
571 PCI_NUM_PINS
* sizeof(int32_t)),
572 VMSTATE_END_OF_LIST()
577 void pci_device_save(PCIDevice
*s
, QEMUFile
*f
)
579 /* Clear interrupt status bit: it is implicit
580 * in irq_state which we are saving.
581 * This makes us compatible with old devices
582 * which never set or clear this bit. */
583 s
->config
[PCI_STATUS
] &= ~PCI_STATUS_INTERRUPT
;
584 vmstate_save_state(f
, &vmstate_pci_device
, s
, NULL
);
585 /* Restore the interrupt status bit. */
586 pci_update_irq_status(s
);
589 int pci_device_load(PCIDevice
*s
, QEMUFile
*f
)
592 ret
= vmstate_load_state(f
, &vmstate_pci_device
, s
, s
->version_id
);
593 /* Restore the interrupt status bit. */
594 pci_update_irq_status(s
);
598 static void pci_set_default_subsystem_id(PCIDevice
*pci_dev
)
600 pci_set_word(pci_dev
->config
+ PCI_SUBSYSTEM_VENDOR_ID
,
601 pci_default_sub_vendor_id
);
602 pci_set_word(pci_dev
->config
+ PCI_SUBSYSTEM_ID
,
603 pci_default_sub_device_id
);
607 * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
608 * [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
610 static int pci_parse_devaddr(const char *addr
, int *domp
, int *busp
,
611 unsigned int *slotp
, unsigned int *funcp
)
616 unsigned long dom
= 0, bus
= 0;
617 unsigned int slot
= 0;
618 unsigned int func
= 0;
621 val
= strtoul(p
, &e
, 16);
627 val
= strtoul(p
, &e
, 16);
634 val
= strtoul(p
, &e
, 16);
647 val
= strtoul(p
, &e
, 16);
654 /* if funcp == NULL func is 0 */
655 if (dom
> 0xffff || bus
> 0xff || slot
> 0x1f || func
> 7)
669 static PCIBus
*pci_get_bus_devfn(int *devfnp
, PCIBus
*root
,
676 fprintf(stderr
, "No primary PCI bus\n");
680 assert(!root
->parent_dev
);
684 return pci_find_bus_nr(root
, 0);
687 if (pci_parse_devaddr(devaddr
, &dom
, &bus
, &slot
, NULL
) < 0) {
692 fprintf(stderr
, "No support for non-zero PCI domains\n");
696 *devfnp
= PCI_DEVFN(slot
, 0);
697 return pci_find_bus_nr(root
, bus
);
700 static void pci_init_cmask(PCIDevice
*dev
)
702 pci_set_word(dev
->cmask
+ PCI_VENDOR_ID
, 0xffff);
703 pci_set_word(dev
->cmask
+ PCI_DEVICE_ID
, 0xffff);
704 dev
->cmask
[PCI_STATUS
] = PCI_STATUS_CAP_LIST
;
705 dev
->cmask
[PCI_REVISION_ID
] = 0xff;
706 dev
->cmask
[PCI_CLASS_PROG
] = 0xff;
707 pci_set_word(dev
->cmask
+ PCI_CLASS_DEVICE
, 0xffff);
708 dev
->cmask
[PCI_HEADER_TYPE
] = 0xff;
709 dev
->cmask
[PCI_CAPABILITY_LIST
] = 0xff;
712 static void pci_init_wmask(PCIDevice
*dev
)
714 int config_size
= pci_config_size(dev
);
716 dev
->wmask
[PCI_CACHE_LINE_SIZE
] = 0xff;
717 dev
->wmask
[PCI_INTERRUPT_LINE
] = 0xff;
718 pci_set_word(dev
->wmask
+ PCI_COMMAND
,
719 PCI_COMMAND_IO
| PCI_COMMAND_MEMORY
| PCI_COMMAND_MASTER
|
720 PCI_COMMAND_INTX_DISABLE
);
721 if (dev
->cap_present
& QEMU_PCI_CAP_SERR
) {
722 pci_word_test_and_set_mask(dev
->wmask
+ PCI_COMMAND
, PCI_COMMAND_SERR
);
725 memset(dev
->wmask
+ PCI_CONFIG_HEADER_SIZE
, 0xff,
726 config_size
- PCI_CONFIG_HEADER_SIZE
);
729 static void pci_init_w1cmask(PCIDevice
*dev
)
732 * Note: It's okay to set w1cmask even for readonly bits as
733 * long as their value is hardwired to 0.
735 pci_set_word(dev
->w1cmask
+ PCI_STATUS
,
736 PCI_STATUS_PARITY
| PCI_STATUS_SIG_TARGET_ABORT
|
737 PCI_STATUS_REC_TARGET_ABORT
| PCI_STATUS_REC_MASTER_ABORT
|
738 PCI_STATUS_SIG_SYSTEM_ERROR
| PCI_STATUS_DETECTED_PARITY
);
741 static void pci_init_mask_bridge(PCIDevice
*d
)
743 /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
744 PCI_SEC_LETENCY_TIMER */
745 memset(d
->wmask
+ PCI_PRIMARY_BUS
, 0xff, 4);
748 d
->wmask
[PCI_IO_BASE
] = PCI_IO_RANGE_MASK
& 0xff;
749 d
->wmask
[PCI_IO_LIMIT
] = PCI_IO_RANGE_MASK
& 0xff;
750 pci_set_word(d
->wmask
+ PCI_MEMORY_BASE
,
751 PCI_MEMORY_RANGE_MASK
& 0xffff);
752 pci_set_word(d
->wmask
+ PCI_MEMORY_LIMIT
,
753 PCI_MEMORY_RANGE_MASK
& 0xffff);
754 pci_set_word(d
->wmask
+ PCI_PREF_MEMORY_BASE
,
755 PCI_PREF_RANGE_MASK
& 0xffff);
756 pci_set_word(d
->wmask
+ PCI_PREF_MEMORY_LIMIT
,
757 PCI_PREF_RANGE_MASK
& 0xffff);
759 /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
760 memset(d
->wmask
+ PCI_PREF_BASE_UPPER32
, 0xff, 8);
762 /* Supported memory and i/o types */
763 d
->config
[PCI_IO_BASE
] |= PCI_IO_RANGE_TYPE_16
;
764 d
->config
[PCI_IO_LIMIT
] |= PCI_IO_RANGE_TYPE_16
;
765 pci_word_test_and_set_mask(d
->config
+ PCI_PREF_MEMORY_BASE
,
766 PCI_PREF_RANGE_TYPE_64
);
767 pci_word_test_and_set_mask(d
->config
+ PCI_PREF_MEMORY_LIMIT
,
768 PCI_PREF_RANGE_TYPE_64
);
771 * TODO: Bridges default to 10-bit VGA decoding but we currently only
772 * implement 16-bit decoding (no alias support).
774 pci_set_word(d
->wmask
+ PCI_BRIDGE_CONTROL
,
775 PCI_BRIDGE_CTL_PARITY
|
776 PCI_BRIDGE_CTL_SERR
|
779 PCI_BRIDGE_CTL_VGA_16BIT
|
780 PCI_BRIDGE_CTL_MASTER_ABORT
|
781 PCI_BRIDGE_CTL_BUS_RESET
|
782 PCI_BRIDGE_CTL_FAST_BACK
|
783 PCI_BRIDGE_CTL_DISCARD
|
784 PCI_BRIDGE_CTL_SEC_DISCARD
|
785 PCI_BRIDGE_CTL_DISCARD_SERR
);
786 /* Below does not do anything as we never set this bit, put here for
788 pci_set_word(d
->w1cmask
+ PCI_BRIDGE_CONTROL
,
789 PCI_BRIDGE_CTL_DISCARD_STATUS
);
790 d
->cmask
[PCI_IO_BASE
] |= PCI_IO_RANGE_TYPE_MASK
;
791 d
->cmask
[PCI_IO_LIMIT
] |= PCI_IO_RANGE_TYPE_MASK
;
792 pci_word_test_and_set_mask(d
->cmask
+ PCI_PREF_MEMORY_BASE
,
793 PCI_PREF_RANGE_TYPE_MASK
);
794 pci_word_test_and_set_mask(d
->cmask
+ PCI_PREF_MEMORY_LIMIT
,
795 PCI_PREF_RANGE_TYPE_MASK
);
798 static void pci_init_multifunction(PCIBus
*bus
, PCIDevice
*dev
, Error
**errp
)
800 uint8_t slot
= PCI_SLOT(dev
->devfn
);
803 if (dev
->cap_present
& QEMU_PCI_CAP_MULTIFUNCTION
) {
804 dev
->config
[PCI_HEADER_TYPE
] |= PCI_HEADER_TYPE_MULTI_FUNCTION
;
808 * multifunction bit is interpreted in two ways as follows.
809 * - all functions must set the bit to 1.
811 * - function 0 must set the bit, but the rest function (> 0)
812 * is allowed to leave the bit to 0.
813 * Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
815 * So OS (at least Linux) checks the bit of only function 0,
816 * and doesn't see the bit of function > 0.
818 * The below check allows both interpretation.
820 if (PCI_FUNC(dev
->devfn
)) {
821 PCIDevice
*f0
= bus
->devices
[PCI_DEVFN(slot
, 0)];
822 if (f0
&& !(f0
->cap_present
& QEMU_PCI_CAP_MULTIFUNCTION
)) {
823 /* function 0 should set multifunction bit */
824 error_setg(errp
, "PCI: single function device can't be populated "
825 "in function %x.%x", slot
, PCI_FUNC(dev
->devfn
));
831 if (dev
->cap_present
& QEMU_PCI_CAP_MULTIFUNCTION
) {
834 /* function 0 indicates single function, so function > 0 must be NULL */
835 for (func
= 1; func
< PCI_FUNC_MAX
; ++func
) {
836 if (bus
->devices
[PCI_DEVFN(slot
, func
)]) {
837 error_setg(errp
, "PCI: %x.0 indicates single function, "
838 "but %x.%x is already populated.",
845 static void pci_config_alloc(PCIDevice
*pci_dev
)
847 int config_size
= pci_config_size(pci_dev
);
849 pci_dev
->config
= g_malloc0(config_size
);
850 pci_dev
->cmask
= g_malloc0(config_size
);
851 pci_dev
->wmask
= g_malloc0(config_size
);
852 pci_dev
->w1cmask
= g_malloc0(config_size
);
853 pci_dev
->used
= g_malloc0(config_size
);
856 static void pci_config_free(PCIDevice
*pci_dev
)
858 g_free(pci_dev
->config
);
859 g_free(pci_dev
->cmask
);
860 g_free(pci_dev
->wmask
);
861 g_free(pci_dev
->w1cmask
);
862 g_free(pci_dev
->used
);
865 static void do_pci_unregister_device(PCIDevice
*pci_dev
)
867 pci_dev
->bus
->devices
[pci_dev
->devfn
] = NULL
;
868 pci_config_free(pci_dev
);
870 address_space_destroy(&pci_dev
->bus_master_as
);
873 /* Extract PCIReqIDCache into BDF format */
874 static uint16_t pci_req_id_cache_extract(PCIReqIDCache
*cache
)
879 switch (cache
->type
) {
881 result
= pci_get_bdf(cache
->dev
);
883 case PCI_REQ_ID_SECONDARY_BUS
:
884 bus_n
= pci_bus_num(cache
->dev
->bus
);
885 result
= PCI_BUILD_BDF(bus_n
, 0);
888 error_printf("Invalid PCI requester ID cache type: %d\n",
897 /* Parse bridges up to the root complex and return requester ID
898 * cache for specific device. For full PCIe topology, the cache
899 * result would be exactly the same as getting BDF of the device.
900 * However, several tricks are required when system mixed up with
901 * legacy PCI devices and PCIe-to-PCI bridges.
903 * Here we cache the proxy device (and type) not requester ID since
904 * bus number might change from time to time.
906 static PCIReqIDCache
pci_req_id_cache_get(PCIDevice
*dev
)
909 PCIReqIDCache cache
= {
911 .type
= PCI_REQ_ID_BDF
,
914 while (!pci_bus_is_root(dev
->bus
)) {
915 /* We are under PCI/PCIe bridges */
916 parent
= dev
->bus
->parent_dev
;
917 if (pci_is_express(parent
)) {
918 if (pcie_cap_get_type(parent
) == PCI_EXP_TYPE_PCI_BRIDGE
) {
919 /* When we pass through PCIe-to-PCI/PCIX bridges, we
920 * override the requester ID using secondary bus
921 * number of parent bridge with zeroed devfn
922 * (pcie-to-pci bridge spec chap 2.3). */
923 cache
.type
= PCI_REQ_ID_SECONDARY_BUS
;
927 /* Legacy PCI, override requester ID with the bridge's
928 * BDF upstream. When the root complex connects to
929 * legacy PCI devices (including buses), it can only
930 * obtain requester ID info from directly attached
931 * devices. If devices are attached under bridges, only
932 * the requester ID of the bridge that is directly
933 * attached to the root complex can be recognized. */
934 cache
.type
= PCI_REQ_ID_BDF
;
943 uint16_t pci_requester_id(PCIDevice
*dev
)
945 return pci_req_id_cache_extract(&dev
->requester_id_cache
);
948 /* -1 for devfn means auto assign */
949 static PCIDevice
*do_pci_register_device(PCIDevice
*pci_dev
, PCIBus
*bus
,
950 const char *name
, int devfn
,
953 PCIDeviceClass
*pc
= PCI_DEVICE_GET_CLASS(pci_dev
);
954 PCIConfigReadFunc
*config_read
= pc
->config_read
;
955 PCIConfigWriteFunc
*config_write
= pc
->config_write
;
956 Error
*local_err
= NULL
;
957 DeviceState
*dev
= DEVICE(pci_dev
);
960 /* Only pci bridges can be attached to extra PCI root buses */
961 if (pci_bus_is_root(bus
) && bus
->parent_dev
&& !pc
->is_bridge
) {
963 "PCI: Only PCI/PCIe bridges can be plugged into %s",
964 bus
->parent_dev
->name
);
969 for(devfn
= bus
->devfn_min
; devfn
< ARRAY_SIZE(bus
->devices
);
970 devfn
+= PCI_FUNC_MAX
) {
971 if (!bus
->devices
[devfn
])
974 error_setg(errp
, "PCI: no slot/function available for %s, all in use",
978 } else if (bus
->devices
[devfn
]) {
979 error_setg(errp
, "PCI: slot %d function %d not available for %s,"
981 PCI_SLOT(devfn
), PCI_FUNC(devfn
), name
,
982 bus
->devices
[devfn
]->name
);
984 } else if (dev
->hotplugged
&&
985 pci_get_function_0(pci_dev
)) {
986 error_setg(errp
, "PCI: slot %d function 0 already ocuppied by %s,"
987 " new func %s cannot be exposed to guest.",
988 PCI_SLOT(pci_get_function_0(pci_dev
)->devfn
),
989 pci_get_function_0(pci_dev
)->name
,
995 pci_dev
->devfn
= devfn
;
996 pci_dev
->requester_id_cache
= pci_req_id_cache_get(pci_dev
);
999 pci_init_bus_master(pci_dev
);
1001 pstrcpy(pci_dev
->name
, sizeof(pci_dev
->name
), name
);
1002 pci_dev
->irq_state
= 0;
1003 pci_config_alloc(pci_dev
);
1005 pci_config_set_vendor_id(pci_dev
->config
, pc
->vendor_id
);
1006 pci_config_set_device_id(pci_dev
->config
, pc
->device_id
);
1007 pci_config_set_revision(pci_dev
->config
, pc
->revision
);
1008 pci_config_set_class(pci_dev
->config
, pc
->class_id
);
1010 if (!pc
->is_bridge
) {
1011 if (pc
->subsystem_vendor_id
|| pc
->subsystem_id
) {
1012 pci_set_word(pci_dev
->config
+ PCI_SUBSYSTEM_VENDOR_ID
,
1013 pc
->subsystem_vendor_id
);
1014 pci_set_word(pci_dev
->config
+ PCI_SUBSYSTEM_ID
,
1017 pci_set_default_subsystem_id(pci_dev
);
1020 /* subsystem_vendor_id/subsystem_id are only for header type 0 */
1021 assert(!pc
->subsystem_vendor_id
);
1022 assert(!pc
->subsystem_id
);
1024 pci_init_cmask(pci_dev
);
1025 pci_init_wmask(pci_dev
);
1026 pci_init_w1cmask(pci_dev
);
1027 if (pc
->is_bridge
) {
1028 pci_init_mask_bridge(pci_dev
);
1030 pci_init_multifunction(bus
, pci_dev
, &local_err
);
1032 error_propagate(errp
, local_err
);
1033 do_pci_unregister_device(pci_dev
);
1038 config_read
= pci_default_read_config
;
1040 config_write
= pci_default_write_config
;
1041 pci_dev
->config_read
= config_read
;
1042 pci_dev
->config_write
= config_write
;
1043 bus
->devices
[devfn
] = pci_dev
;
1044 pci_dev
->version_id
= 2; /* Current pci device vmstate version */
1048 static void pci_unregister_io_regions(PCIDevice
*pci_dev
)
1053 for(i
= 0; i
< PCI_NUM_REGIONS
; i
++) {
1054 r
= &pci_dev
->io_regions
[i
];
1055 if (!r
->size
|| r
->addr
== PCI_BAR_UNMAPPED
)
1057 memory_region_del_subregion(r
->address_space
, r
->memory
);
1060 pci_unregister_vga(pci_dev
);
1063 static void pci_qdev_unrealize(DeviceState
*dev
, Error
**errp
)
1065 PCIDevice
*pci_dev
= PCI_DEVICE(dev
);
1066 PCIDeviceClass
*pc
= PCI_DEVICE_GET_CLASS(pci_dev
);
1068 pci_unregister_io_regions(pci_dev
);
1069 pci_del_option_rom(pci_dev
);
1075 do_pci_unregister_device(pci_dev
);
1078 void pci_register_bar(PCIDevice
*pci_dev
, int region_num
,
1079 uint8_t type
, MemoryRegion
*memory
)
1082 uint32_t addr
; /* offset in pci config space */
1084 pcibus_t size
= memory_region_size(memory
);
1086 assert(region_num
>= 0);
1087 assert(region_num
< PCI_NUM_REGIONS
);
1088 if (size
& (size
-1)) {
1089 fprintf(stderr
, "ERROR: PCI region size must be pow2 "
1090 "type=0x%x, size=0x%"FMT_PCIBUS
"\n", type
, size
);
1094 r
= &pci_dev
->io_regions
[region_num
];
1095 r
->addr
= PCI_BAR_UNMAPPED
;
1099 r
->address_space
= type
& PCI_BASE_ADDRESS_SPACE_IO
1100 ? pci_dev
->bus
->address_space_io
1101 : pci_dev
->bus
->address_space_mem
;
1103 wmask
= ~(size
- 1);
1104 if (region_num
== PCI_ROM_SLOT
) {
1105 /* ROM enable bit is writable */
1106 wmask
|= PCI_ROM_ADDRESS_ENABLE
;
1109 addr
= pci_bar(pci_dev
, region_num
);
1110 pci_set_long(pci_dev
->config
+ addr
, type
);
1112 if (!(r
->type
& PCI_BASE_ADDRESS_SPACE_IO
) &&
1113 r
->type
& PCI_BASE_ADDRESS_MEM_TYPE_64
) {
1114 pci_set_quad(pci_dev
->wmask
+ addr
, wmask
);
1115 pci_set_quad(pci_dev
->cmask
+ addr
, ~0ULL);
1117 pci_set_long(pci_dev
->wmask
+ addr
, wmask
& 0xffffffff);
1118 pci_set_long(pci_dev
->cmask
+ addr
, 0xffffffff);
1122 static void pci_update_vga(PCIDevice
*pci_dev
)
1126 if (!pci_dev
->has_vga
) {
1130 cmd
= pci_get_word(pci_dev
->config
+ PCI_COMMAND
);
1132 memory_region_set_enabled(pci_dev
->vga_regions
[QEMU_PCI_VGA_MEM
],
1133 cmd
& PCI_COMMAND_MEMORY
);
1134 memory_region_set_enabled(pci_dev
->vga_regions
[QEMU_PCI_VGA_IO_LO
],
1135 cmd
& PCI_COMMAND_IO
);
1136 memory_region_set_enabled(pci_dev
->vga_regions
[QEMU_PCI_VGA_IO_HI
],
1137 cmd
& PCI_COMMAND_IO
);
1140 void pci_register_vga(PCIDevice
*pci_dev
, MemoryRegion
*mem
,
1141 MemoryRegion
*io_lo
, MemoryRegion
*io_hi
)
1143 assert(!pci_dev
->has_vga
);
1145 assert(memory_region_size(mem
) == QEMU_PCI_VGA_MEM_SIZE
);
1146 pci_dev
->vga_regions
[QEMU_PCI_VGA_MEM
] = mem
;
1147 memory_region_add_subregion_overlap(pci_dev
->bus
->address_space_mem
,
1148 QEMU_PCI_VGA_MEM_BASE
, mem
, 1);
1150 assert(memory_region_size(io_lo
) == QEMU_PCI_VGA_IO_LO_SIZE
);
1151 pci_dev
->vga_regions
[QEMU_PCI_VGA_IO_LO
] = io_lo
;
1152 memory_region_add_subregion_overlap(pci_dev
->bus
->address_space_io
,
1153 QEMU_PCI_VGA_IO_LO_BASE
, io_lo
, 1);
1155 assert(memory_region_size(io_hi
) == QEMU_PCI_VGA_IO_HI_SIZE
);
1156 pci_dev
->vga_regions
[QEMU_PCI_VGA_IO_HI
] = io_hi
;
1157 memory_region_add_subregion_overlap(pci_dev
->bus
->address_space_io
,
1158 QEMU_PCI_VGA_IO_HI_BASE
, io_hi
, 1);
1159 pci_dev
->has_vga
= true;
1161 pci_update_vga(pci_dev
);
1164 void pci_unregister_vga(PCIDevice
*pci_dev
)
1166 if (!pci_dev
->has_vga
) {
1170 memory_region_del_subregion(pci_dev
->bus
->address_space_mem
,
1171 pci_dev
->vga_regions
[QEMU_PCI_VGA_MEM
]);
1172 memory_region_del_subregion(pci_dev
->bus
->address_space_io
,
1173 pci_dev
->vga_regions
[QEMU_PCI_VGA_IO_LO
]);
1174 memory_region_del_subregion(pci_dev
->bus
->address_space_io
,
1175 pci_dev
->vga_regions
[QEMU_PCI_VGA_IO_HI
]);
1176 pci_dev
->has_vga
= false;
1179 pcibus_t
pci_get_bar_addr(PCIDevice
*pci_dev
, int region_num
)
1181 return pci_dev
->io_regions
[region_num
].addr
;
1184 static pcibus_t
pci_bar_address(PCIDevice
*d
,
1185 int reg
, uint8_t type
, pcibus_t size
)
1187 pcibus_t new_addr
, last_addr
;
1188 int bar
= pci_bar(d
, reg
);
1189 uint16_t cmd
= pci_get_word(d
->config
+ PCI_COMMAND
);
1190 Object
*machine
= qdev_get_machine();
1191 ObjectClass
*oc
= object_get_class(machine
);
1192 MachineClass
*mc
= MACHINE_CLASS(oc
);
1193 bool allow_0_address
= mc
->pci_allow_0_address
;
1195 if (type
& PCI_BASE_ADDRESS_SPACE_IO
) {
1196 if (!(cmd
& PCI_COMMAND_IO
)) {
1197 return PCI_BAR_UNMAPPED
;
1199 new_addr
= pci_get_long(d
->config
+ bar
) & ~(size
- 1);
1200 last_addr
= new_addr
+ size
- 1;
1201 /* Check if 32 bit BAR wraps around explicitly.
1202 * TODO: make priorities correct and remove this work around.
1204 if (last_addr
<= new_addr
|| last_addr
>= UINT32_MAX
||
1205 (!allow_0_address
&& new_addr
== 0)) {
1206 return PCI_BAR_UNMAPPED
;
1211 if (!(cmd
& PCI_COMMAND_MEMORY
)) {
1212 return PCI_BAR_UNMAPPED
;
1214 if (type
& PCI_BASE_ADDRESS_MEM_TYPE_64
) {
1215 new_addr
= pci_get_quad(d
->config
+ bar
);
1217 new_addr
= pci_get_long(d
->config
+ bar
);
1219 /* the ROM slot has a specific enable bit */
1220 if (reg
== PCI_ROM_SLOT
&& !(new_addr
& PCI_ROM_ADDRESS_ENABLE
)) {
1221 return PCI_BAR_UNMAPPED
;
1223 new_addr
&= ~(size
- 1);
1224 last_addr
= new_addr
+ size
- 1;
1225 /* NOTE: we do not support wrapping */
1226 /* XXX: as we cannot support really dynamic
1227 mappings, we handle specific values as invalid
1229 if (last_addr
<= new_addr
|| last_addr
== PCI_BAR_UNMAPPED
||
1230 (!allow_0_address
&& new_addr
== 0)) {
1231 return PCI_BAR_UNMAPPED
;
1234 /* Now pcibus_t is 64bit.
1235 * Check if 32 bit BAR wraps around explicitly.
1236 * Without this, PC ide doesn't work well.
1237 * TODO: remove this work around.
1239 if (!(type
& PCI_BASE_ADDRESS_MEM_TYPE_64
) && last_addr
>= UINT32_MAX
) {
1240 return PCI_BAR_UNMAPPED
;
1244 * OS is allowed to set BAR beyond its addressable
1245 * bits. For example, 32 bit OS can set 64bit bar
1246 * to >4G. Check it. TODO: we might need to support
1247 * it in the future for e.g. PAE.
1249 if (last_addr
>= HWADDR_MAX
) {
1250 return PCI_BAR_UNMAPPED
;
1256 static void pci_update_mappings(PCIDevice
*d
)
1262 for(i
= 0; i
< PCI_NUM_REGIONS
; i
++) {
1263 r
= &d
->io_regions
[i
];
1265 /* this region isn't registered */
1269 new_addr
= pci_bar_address(d
, i
, r
->type
, r
->size
);
1271 /* This bar isn't changed */
1272 if (new_addr
== r
->addr
)
1275 /* now do the real mapping */
1276 if (r
->addr
!= PCI_BAR_UNMAPPED
) {
1277 trace_pci_update_mappings_del(d
, pci_bus_num(d
->bus
),
1280 i
, r
->addr
, r
->size
);
1281 memory_region_del_subregion(r
->address_space
, r
->memory
);
1284 if (r
->addr
!= PCI_BAR_UNMAPPED
) {
1285 trace_pci_update_mappings_add(d
, pci_bus_num(d
->bus
),
1288 i
, r
->addr
, r
->size
);
1289 memory_region_add_subregion_overlap(r
->address_space
,
1290 r
->addr
, r
->memory
, 1);
1297 static inline int pci_irq_disabled(PCIDevice
*d
)
1299 return pci_get_word(d
->config
+ PCI_COMMAND
) & PCI_COMMAND_INTX_DISABLE
;
1302 /* Called after interrupt disabled field update in config space,
1303 * assert/deassert interrupts if necessary.
1304 * Gets original interrupt disable bit value (before update). */
1305 static void pci_update_irq_disabled(PCIDevice
*d
, int was_irq_disabled
)
1307 int i
, disabled
= pci_irq_disabled(d
);
1308 if (disabled
== was_irq_disabled
)
1310 for (i
= 0; i
< PCI_NUM_PINS
; ++i
) {
1311 int state
= pci_irq_state(d
, i
);
1312 pci_change_irq_level(d
, i
, disabled
? -state
: state
);
1316 uint32_t pci_default_read_config(PCIDevice
*d
,
1317 uint32_t address
, int len
)
1321 memcpy(&val
, d
->config
+ address
, len
);
1322 return le32_to_cpu(val
);
1325 void pci_default_write_config(PCIDevice
*d
, uint32_t addr
, uint32_t val_in
, int l
)
1327 int i
, was_irq_disabled
= pci_irq_disabled(d
);
1328 uint32_t val
= val_in
;
1330 for (i
= 0; i
< l
; val
>>= 8, ++i
) {
1331 uint8_t wmask
= d
->wmask
[addr
+ i
];
1332 uint8_t w1cmask
= d
->w1cmask
[addr
+ i
];
1333 assert(!(wmask
& w1cmask
));
1334 d
->config
[addr
+ i
] = (d
->config
[addr
+ i
] & ~wmask
) | (val
& wmask
);
1335 d
->config
[addr
+ i
] &= ~(val
& w1cmask
); /* W1C: Write 1 to Clear */
1337 if (ranges_overlap(addr
, l
, PCI_BASE_ADDRESS_0
, 24) ||
1338 ranges_overlap(addr
, l
, PCI_ROM_ADDRESS
, 4) ||
1339 ranges_overlap(addr
, l
, PCI_ROM_ADDRESS1
, 4) ||
1340 range_covers_byte(addr
, l
, PCI_COMMAND
))
1341 pci_update_mappings(d
);
1343 if (range_covers_byte(addr
, l
, PCI_COMMAND
)) {
1344 pci_update_irq_disabled(d
, was_irq_disabled
);
1345 memory_region_set_enabled(&d
->bus_master_enable_region
,
1346 pci_get_word(d
->config
+ PCI_COMMAND
)
1347 & PCI_COMMAND_MASTER
);
1350 msi_write_config(d
, addr
, val_in
, l
);
1351 msix_write_config(d
, addr
, val_in
, l
);
1354 /***********************************************************/
1355 /* generic PCI irq support */
1357 /* 0 <= irq_num <= 3. level must be 0 or 1 */
1358 static void pci_irq_handler(void *opaque
, int irq_num
, int level
)
1360 PCIDevice
*pci_dev
= opaque
;
1363 change
= level
- pci_irq_state(pci_dev
, irq_num
);
1367 pci_set_irq_state(pci_dev
, irq_num
, level
);
1368 pci_update_irq_status(pci_dev
);
1369 if (pci_irq_disabled(pci_dev
))
1371 pci_change_irq_level(pci_dev
, irq_num
, change
);
1374 static inline int pci_intx(PCIDevice
*pci_dev
)
1376 return pci_get_byte(pci_dev
->config
+ PCI_INTERRUPT_PIN
) - 1;
1379 qemu_irq
pci_allocate_irq(PCIDevice
*pci_dev
)
1381 int intx
= pci_intx(pci_dev
);
1383 return qemu_allocate_irq(pci_irq_handler
, pci_dev
, intx
);
1386 void pci_set_irq(PCIDevice
*pci_dev
, int level
)
1388 int intx
= pci_intx(pci_dev
);
1389 pci_irq_handler(pci_dev
, intx
, level
);
1392 /* Special hooks used by device assignment */
1393 void pci_bus_set_route_irq_fn(PCIBus
*bus
, pci_route_irq_fn route_intx_to_irq
)
1395 assert(pci_bus_is_root(bus
));
1396 bus
->route_intx_to_irq
= route_intx_to_irq
;
1399 PCIINTxRoute
pci_device_route_intx_to_irq(PCIDevice
*dev
, int pin
)
1405 pin
= bus
->map_irq(dev
, pin
);
1406 dev
= bus
->parent_dev
;
1409 if (!bus
->route_intx_to_irq
) {
1410 error_report("PCI: Bug - unimplemented PCI INTx routing (%s)",
1411 object_get_typename(OBJECT(bus
->qbus
.parent
)));
1412 return (PCIINTxRoute
) { PCI_INTX_DISABLED
, -1 };
1415 return bus
->route_intx_to_irq(bus
->irq_opaque
, pin
);
1418 bool pci_intx_route_changed(PCIINTxRoute
*old
, PCIINTxRoute
*new)
1420 return old
->mode
!= new->mode
|| old
->irq
!= new->irq
;
1423 void pci_bus_fire_intx_routing_notifier(PCIBus
*bus
)
1429 for (i
= 0; i
< ARRAY_SIZE(bus
->devices
); ++i
) {
1430 dev
= bus
->devices
[i
];
1431 if (dev
&& dev
->intx_routing_notifier
) {
1432 dev
->intx_routing_notifier(dev
);
1436 QLIST_FOREACH(sec
, &bus
->child
, sibling
) {
1437 pci_bus_fire_intx_routing_notifier(sec
);
1441 void pci_device_set_intx_routing_notifier(PCIDevice
*dev
,
1442 PCIINTxRoutingNotifier notifier
)
1444 dev
->intx_routing_notifier
= notifier
;
1448 * PCI-to-PCI bridge specification
1449 * 9.1: Interrupt routing. Table 9-1
1451 * the PCI Express Base Specification, Revision 2.1
1452 * 2.2.8.1: INTx interrutp signaling - Rules
1453 * the Implementation Note
1457 * 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD
1458 * 0-origin unlike PCI interrupt pin register.
1460 int pci_swizzle_map_irq_fn(PCIDevice
*pci_dev
, int pin
)
1462 return (pin
+ PCI_SLOT(pci_dev
->devfn
)) % PCI_NUM_PINS
;
1465 /***********************************************************/
1466 /* monitor info on PCI */
1471 const char *fw_name
;
1472 uint16_t fw_ign_bits
;
1475 static const pci_class_desc pci_class_descriptions
[] =
1477 { 0x0001, "VGA controller", "display"},
1478 { 0x0100, "SCSI controller", "scsi"},
1479 { 0x0101, "IDE controller", "ide"},
1480 { 0x0102, "Floppy controller", "fdc"},
1481 { 0x0103, "IPI controller", "ipi"},
1482 { 0x0104, "RAID controller", "raid"},
1483 { 0x0106, "SATA controller"},
1484 { 0x0107, "SAS controller"},
1485 { 0x0180, "Storage controller"},
1486 { 0x0200, "Ethernet controller", "ethernet"},
1487 { 0x0201, "Token Ring controller", "token-ring"},
1488 { 0x0202, "FDDI controller", "fddi"},
1489 { 0x0203, "ATM controller", "atm"},
1490 { 0x0280, "Network controller"},
1491 { 0x0300, "VGA controller", "display", 0x00ff},
1492 { 0x0301, "XGA controller"},
1493 { 0x0302, "3D controller"},
1494 { 0x0380, "Display controller"},
1495 { 0x0400, "Video controller", "video"},
1496 { 0x0401, "Audio controller", "sound"},
1498 { 0x0403, "Audio controller", "sound"},
1499 { 0x0480, "Multimedia controller"},
1500 { 0x0500, "RAM controller", "memory"},
1501 { 0x0501, "Flash controller", "flash"},
1502 { 0x0580, "Memory controller"},
1503 { 0x0600, "Host bridge", "host"},
1504 { 0x0601, "ISA bridge", "isa"},
1505 { 0x0602, "EISA bridge", "eisa"},
1506 { 0x0603, "MC bridge", "mca"},
1507 { 0x0604, "PCI bridge", "pci-bridge"},
1508 { 0x0605, "PCMCIA bridge", "pcmcia"},
1509 { 0x0606, "NUBUS bridge", "nubus"},
1510 { 0x0607, "CARDBUS bridge", "cardbus"},
1511 { 0x0608, "RACEWAY bridge"},
1512 { 0x0680, "Bridge"},
1513 { 0x0700, "Serial port", "serial"},
1514 { 0x0701, "Parallel port", "parallel"},
1515 { 0x0800, "Interrupt controller", "interrupt-controller"},
1516 { 0x0801, "DMA controller", "dma-controller"},
1517 { 0x0802, "Timer", "timer"},
1518 { 0x0803, "RTC", "rtc"},
1519 { 0x0900, "Keyboard", "keyboard"},
1520 { 0x0901, "Pen", "pen"},
1521 { 0x0902, "Mouse", "mouse"},
1522 { 0x0A00, "Dock station", "dock", 0x00ff},
1523 { 0x0B00, "i386 cpu", "cpu", 0x00ff},
1524 { 0x0c00, "Fireware contorller", "fireware"},
1525 { 0x0c01, "Access bus controller", "access-bus"},
1526 { 0x0c02, "SSA controller", "ssa"},
1527 { 0x0c03, "USB controller", "usb"},
1528 { 0x0c04, "Fibre channel controller", "fibre-channel"},
1533 static void pci_for_each_device_under_bus(PCIBus
*bus
,
1534 void (*fn
)(PCIBus
*b
, PCIDevice
*d
,
1541 for(devfn
= 0; devfn
< ARRAY_SIZE(bus
->devices
); devfn
++) {
1542 d
= bus
->devices
[devfn
];
1549 void pci_for_each_device(PCIBus
*bus
, int bus_num
,
1550 void (*fn
)(PCIBus
*b
, PCIDevice
*d
, void *opaque
),
1553 bus
= pci_find_bus_nr(bus
, bus_num
);
1556 pci_for_each_device_under_bus(bus
, fn
, opaque
);
1560 static const pci_class_desc
*get_class_desc(int class)
1562 const pci_class_desc
*desc
;
1564 desc
= pci_class_descriptions
;
1565 while (desc
->desc
&& class != desc
->class) {
1572 static PciDeviceInfoList
*qmp_query_pci_devices(PCIBus
*bus
, int bus_num
);
1574 static PciMemoryRegionList
*qmp_query_pci_regions(const PCIDevice
*dev
)
1576 PciMemoryRegionList
*head
= NULL
, *cur_item
= NULL
;
1579 for (i
= 0; i
< PCI_NUM_REGIONS
; i
++) {
1580 const PCIIORegion
*r
= &dev
->io_regions
[i
];
1581 PciMemoryRegionList
*region
;
1587 region
= g_malloc0(sizeof(*region
));
1588 region
->value
= g_malloc0(sizeof(*region
->value
));
1590 if (r
->type
& PCI_BASE_ADDRESS_SPACE_IO
) {
1591 region
->value
->type
= g_strdup("io");
1593 region
->value
->type
= g_strdup("memory");
1594 region
->value
->has_prefetch
= true;
1595 region
->value
->prefetch
= !!(r
->type
& PCI_BASE_ADDRESS_MEM_PREFETCH
);
1596 region
->value
->has_mem_type_64
= true;
1597 region
->value
->mem_type_64
= !!(r
->type
& PCI_BASE_ADDRESS_MEM_TYPE_64
);
1600 region
->value
->bar
= i
;
1601 region
->value
->address
= r
->addr
;
1602 region
->value
->size
= r
->size
;
1604 /* XXX: waiting for the qapi to support GSList */
1606 head
= cur_item
= region
;
1608 cur_item
->next
= region
;
1616 static PciBridgeInfo
*qmp_query_pci_bridge(PCIDevice
*dev
, PCIBus
*bus
,
1619 PciBridgeInfo
*info
;
1620 PciMemoryRange
*range
;
1622 info
= g_new0(PciBridgeInfo
, 1);
1624 info
->bus
= g_new0(PciBusInfo
, 1);
1625 info
->bus
->number
= dev
->config
[PCI_PRIMARY_BUS
];
1626 info
->bus
->secondary
= dev
->config
[PCI_SECONDARY_BUS
];
1627 info
->bus
->subordinate
= dev
->config
[PCI_SUBORDINATE_BUS
];
1629 range
= info
->bus
->io_range
= g_new0(PciMemoryRange
, 1);
1630 range
->base
= pci_bridge_get_base(dev
, PCI_BASE_ADDRESS_SPACE_IO
);
1631 range
->limit
= pci_bridge_get_limit(dev
, PCI_BASE_ADDRESS_SPACE_IO
);
1633 range
= info
->bus
->memory_range
= g_new0(PciMemoryRange
, 1);
1634 range
->base
= pci_bridge_get_base(dev
, PCI_BASE_ADDRESS_SPACE_MEMORY
);
1635 range
->limit
= pci_bridge_get_limit(dev
, PCI_BASE_ADDRESS_SPACE_MEMORY
);
1637 range
= info
->bus
->prefetchable_range
= g_new0(PciMemoryRange
, 1);
1638 range
->base
= pci_bridge_get_base(dev
, PCI_BASE_ADDRESS_MEM_PREFETCH
);
1639 range
->limit
= pci_bridge_get_limit(dev
, PCI_BASE_ADDRESS_MEM_PREFETCH
);
1641 if (dev
->config
[PCI_SECONDARY_BUS
] != 0) {
1642 PCIBus
*child_bus
= pci_find_bus_nr(bus
, dev
->config
[PCI_SECONDARY_BUS
]);
1644 info
->has_devices
= true;
1645 info
->devices
= qmp_query_pci_devices(child_bus
, dev
->config
[PCI_SECONDARY_BUS
]);
1652 static PciDeviceInfo
*qmp_query_pci_device(PCIDevice
*dev
, PCIBus
*bus
,
1655 const pci_class_desc
*desc
;
1656 PciDeviceInfo
*info
;
1660 info
= g_new0(PciDeviceInfo
, 1);
1661 info
->bus
= bus_num
;
1662 info
->slot
= PCI_SLOT(dev
->devfn
);
1663 info
->function
= PCI_FUNC(dev
->devfn
);
1665 info
->class_info
= g_new0(PciDeviceClass
, 1);
1666 class = pci_get_word(dev
->config
+ PCI_CLASS_DEVICE
);
1667 info
->class_info
->q_class
= class;
1668 desc
= get_class_desc(class);
1670 info
->class_info
->has_desc
= true;
1671 info
->class_info
->desc
= g_strdup(desc
->desc
);
1674 info
->id
= g_new0(PciDeviceId
, 1);
1675 info
->id
->vendor
= pci_get_word(dev
->config
+ PCI_VENDOR_ID
);
1676 info
->id
->device
= pci_get_word(dev
->config
+ PCI_DEVICE_ID
);
1677 info
->regions
= qmp_query_pci_regions(dev
);
1678 info
->qdev_id
= g_strdup(dev
->qdev
.id
? dev
->qdev
.id
: "");
1680 if (dev
->config
[PCI_INTERRUPT_PIN
] != 0) {
1681 info
->has_irq
= true;
1682 info
->irq
= dev
->config
[PCI_INTERRUPT_LINE
];
1685 type
= dev
->config
[PCI_HEADER_TYPE
] & ~PCI_HEADER_TYPE_MULTI_FUNCTION
;
1686 if (type
== PCI_HEADER_TYPE_BRIDGE
) {
1687 info
->has_pci_bridge
= true;
1688 info
->pci_bridge
= qmp_query_pci_bridge(dev
, bus
, bus_num
);
1694 static PciDeviceInfoList
*qmp_query_pci_devices(PCIBus
*bus
, int bus_num
)
1696 PciDeviceInfoList
*info
, *head
= NULL
, *cur_item
= NULL
;
1700 for (devfn
= 0; devfn
< ARRAY_SIZE(bus
->devices
); devfn
++) {
1701 dev
= bus
->devices
[devfn
];
1703 info
= g_malloc0(sizeof(*info
));
1704 info
->value
= qmp_query_pci_device(dev
, bus
, bus_num
);
1706 /* XXX: waiting for the qapi to support GSList */
1708 head
= cur_item
= info
;
1710 cur_item
->next
= info
;
1719 static PciInfo
*qmp_query_pci_bus(PCIBus
*bus
, int bus_num
)
1721 PciInfo
*info
= NULL
;
1723 bus
= pci_find_bus_nr(bus
, bus_num
);
1725 info
= g_malloc0(sizeof(*info
));
1726 info
->bus
= bus_num
;
1727 info
->devices
= qmp_query_pci_devices(bus
, bus_num
);
1733 PciInfoList
*qmp_query_pci(Error
**errp
)
1735 PciInfoList
*info
, *head
= NULL
, *cur_item
= NULL
;
1736 PCIHostState
*host_bridge
;
1738 QLIST_FOREACH(host_bridge
, &pci_host_bridges
, next
) {
1739 info
= g_malloc0(sizeof(*info
));
1740 info
->value
= qmp_query_pci_bus(host_bridge
->bus
,
1741 pci_bus_num(host_bridge
->bus
));
1743 /* XXX: waiting for the qapi to support GSList */
1745 head
= cur_item
= info
;
1747 cur_item
->next
= info
;
1755 static const char * const pci_nic_models
[] = {
1767 static const char * const pci_nic_names
[] = {
1779 /* Initialize a PCI NIC. */
1780 PCIDevice
*pci_nic_init_nofail(NICInfo
*nd
, PCIBus
*rootbus
,
1781 const char *default_model
,
1782 const char *default_devaddr
)
1784 const char *devaddr
= nd
->devaddr
? nd
->devaddr
: default_devaddr
;
1791 if (qemu_show_nic_models(nd
->model
, pci_nic_models
)) {
1795 i
= qemu_find_nic_model(nd
, pci_nic_models
, default_model
);
1800 bus
= pci_get_bus_devfn(&devfn
, rootbus
, devaddr
);
1802 error_report("Invalid PCI device address %s for device %s",
1803 devaddr
, pci_nic_names
[i
]);
1807 pci_dev
= pci_create(bus
, devfn
, pci_nic_names
[i
]);
1808 dev
= &pci_dev
->qdev
;
1809 qdev_set_nic_properties(dev
, nd
);
1810 qdev_init_nofail(dev
);
1815 PCIDevice
*pci_vga_init(PCIBus
*bus
)
1817 switch (vga_interface_type
) {
1819 return pci_create_simple(bus
, -1, "cirrus-vga");
1821 return pci_create_simple(bus
, -1, "qxl-vga");
1823 return pci_create_simple(bus
, -1, "VGA");
1825 return pci_create_simple(bus
, -1, "vmware-svga");
1827 return pci_create_simple(bus
, -1, "virtio-vga");
1829 default: /* Other non-PCI types. Checking for unsupported types is already
1835 /* Whether a given bus number is in range of the secondary
1836 * bus of the given bridge device. */
1837 static bool pci_secondary_bus_in_range(PCIDevice
*dev
, int bus_num
)
1839 return !(pci_get_word(dev
->config
+ PCI_BRIDGE_CONTROL
) &
1840 PCI_BRIDGE_CTL_BUS_RESET
) /* Don't walk the bus if it's reset. */ &&
1841 dev
->config
[PCI_SECONDARY_BUS
] <= bus_num
&&
1842 bus_num
<= dev
->config
[PCI_SUBORDINATE_BUS
];
1845 /* Whether a given bus number is in a range of a root bus */
1846 static bool pci_root_bus_in_range(PCIBus
*bus
, int bus_num
)
1850 for (i
= 0; i
< ARRAY_SIZE(bus
->devices
); ++i
) {
1851 PCIDevice
*dev
= bus
->devices
[i
];
1853 if (dev
&& PCI_DEVICE_GET_CLASS(dev
)->is_bridge
) {
1854 if (pci_secondary_bus_in_range(dev
, bus_num
)) {
1863 static PCIBus
*pci_find_bus_nr(PCIBus
*bus
, int bus_num
)
1871 if (pci_bus_num(bus
) == bus_num
) {
1875 /* Consider all bus numbers in range for the host pci bridge. */
1876 if (!pci_bus_is_root(bus
) &&
1877 !pci_secondary_bus_in_range(bus
->parent_dev
, bus_num
)) {
1882 for (; bus
; bus
= sec
) {
1883 QLIST_FOREACH(sec
, &bus
->child
, sibling
) {
1884 if (pci_bus_num(sec
) == bus_num
) {
1887 /* PXB buses assumed to be children of bus 0 */
1888 if (pci_bus_is_root(sec
)) {
1889 if (pci_root_bus_in_range(sec
, bus_num
)) {
1893 if (pci_secondary_bus_in_range(sec
->parent_dev
, bus_num
)) {
1903 void pci_for_each_bus_depth_first(PCIBus
*bus
,
1904 void *(*begin
)(PCIBus
*bus
, void *parent_state
),
1905 void (*end
)(PCIBus
*bus
, void *state
),
1916 state
= begin(bus
, parent_state
);
1918 state
= parent_state
;
1921 QLIST_FOREACH(sec
, &bus
->child
, sibling
) {
1922 pci_for_each_bus_depth_first(sec
, begin
, end
, state
);
1931 PCIDevice
*pci_find_device(PCIBus
*bus
, int bus_num
, uint8_t devfn
)
1933 bus
= pci_find_bus_nr(bus
, bus_num
);
1938 return bus
->devices
[devfn
];
1941 static void pci_qdev_realize(DeviceState
*qdev
, Error
**errp
)
1943 PCIDevice
*pci_dev
= (PCIDevice
*)qdev
;
1944 PCIDeviceClass
*pc
= PCI_DEVICE_GET_CLASS(pci_dev
);
1945 Error
*local_err
= NULL
;
1947 bool is_default_rom
;
1949 /* initialize cap_present for pci_is_express() and pci_config_size() */
1950 if (pc
->is_express
) {
1951 pci_dev
->cap_present
|= QEMU_PCI_CAP_EXPRESS
;
1954 bus
= PCI_BUS(qdev_get_parent_bus(qdev
));
1955 pci_dev
= do_pci_register_device(pci_dev
, bus
,
1956 object_get_typename(OBJECT(qdev
)),
1957 pci_dev
->devfn
, errp
);
1958 if (pci_dev
== NULL
)
1962 pc
->realize(pci_dev
, &local_err
);
1964 error_propagate(errp
, local_err
);
1965 do_pci_unregister_device(pci_dev
);
1971 is_default_rom
= false;
1972 if (pci_dev
->romfile
== NULL
&& pc
->romfile
!= NULL
) {
1973 pci_dev
->romfile
= g_strdup(pc
->romfile
);
1974 is_default_rom
= true;
1977 pci_add_option_rom(pci_dev
, is_default_rom
, &local_err
);
1979 error_propagate(errp
, local_err
);
1980 pci_qdev_unrealize(DEVICE(pci_dev
), NULL
);
1985 static void pci_default_realize(PCIDevice
*dev
, Error
**errp
)
1987 PCIDeviceClass
*pc
= PCI_DEVICE_GET_CLASS(dev
);
1990 if (pc
->init(dev
) < 0) {
1991 error_setg(errp
, "Device initialization failed");
1997 PCIDevice
*pci_create_multifunction(PCIBus
*bus
, int devfn
, bool multifunction
,
2002 dev
= qdev_create(&bus
->qbus
, name
);
2003 qdev_prop_set_int32(dev
, "addr", devfn
);
2004 qdev_prop_set_bit(dev
, "multifunction", multifunction
);
2005 return PCI_DEVICE(dev
);
2008 PCIDevice
*pci_create_simple_multifunction(PCIBus
*bus
, int devfn
,
2012 PCIDevice
*dev
= pci_create_multifunction(bus
, devfn
, multifunction
, name
);
2013 qdev_init_nofail(&dev
->qdev
);
2017 PCIDevice
*pci_create(PCIBus
*bus
, int devfn
, const char *name
)
2019 return pci_create_multifunction(bus
, devfn
, false, name
);
2022 PCIDevice
*pci_create_simple(PCIBus
*bus
, int devfn
, const char *name
)
2024 return pci_create_simple_multifunction(bus
, devfn
, false, name
);
2027 static uint8_t pci_find_space(PCIDevice
*pdev
, uint8_t size
)
2029 int offset
= PCI_CONFIG_HEADER_SIZE
;
2031 for (i
= PCI_CONFIG_HEADER_SIZE
; i
< PCI_CONFIG_SPACE_SIZE
; ++i
) {
2034 else if (i
- offset
+ 1 == size
)
2040 static uint8_t pci_find_capability_list(PCIDevice
*pdev
, uint8_t cap_id
,
2045 if (!(pdev
->config
[PCI_STATUS
] & PCI_STATUS_CAP_LIST
))
2048 for (prev
= PCI_CAPABILITY_LIST
; (next
= pdev
->config
[prev
]);
2049 prev
= next
+ PCI_CAP_LIST_NEXT
)
2050 if (pdev
->config
[next
+ PCI_CAP_LIST_ID
] == cap_id
)
2058 static uint8_t pci_find_capability_at_offset(PCIDevice
*pdev
, uint8_t offset
)
2060 uint8_t next
, prev
, found
= 0;
2062 if (!(pdev
->used
[offset
])) {
2066 assert(pdev
->config
[PCI_STATUS
] & PCI_STATUS_CAP_LIST
);
2068 for (prev
= PCI_CAPABILITY_LIST
; (next
= pdev
->config
[prev
]);
2069 prev
= next
+ PCI_CAP_LIST_NEXT
) {
2070 if (next
<= offset
&& next
> found
) {
2077 /* Patch the PCI vendor and device ids in a PCI rom image if necessary.
2078 This is needed for an option rom which is used for more than one device. */
2079 static void pci_patch_ids(PCIDevice
*pdev
, uint8_t *ptr
, int size
)
2083 uint16_t rom_vendor_id
;
2084 uint16_t rom_device_id
;
2086 uint16_t pcir_offset
;
2089 /* Words in rom data are little endian (like in PCI configuration),
2090 so they can be read / written with pci_get_word / pci_set_word. */
2092 /* Only a valid rom will be patched. */
2093 rom_magic
= pci_get_word(ptr
);
2094 if (rom_magic
!= 0xaa55) {
2095 PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic
);
2098 pcir_offset
= pci_get_word(ptr
+ 0x18);
2099 if (pcir_offset
+ 8 >= size
|| memcmp(ptr
+ pcir_offset
, "PCIR", 4)) {
2100 PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset
);
2104 vendor_id
= pci_get_word(pdev
->config
+ PCI_VENDOR_ID
);
2105 device_id
= pci_get_word(pdev
->config
+ PCI_DEVICE_ID
);
2106 rom_vendor_id
= pci_get_word(ptr
+ pcir_offset
+ 4);
2107 rom_device_id
= pci_get_word(ptr
+ pcir_offset
+ 6);
2109 PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev
->romfile
,
2110 vendor_id
, device_id
, rom_vendor_id
, rom_device_id
);
2114 if (vendor_id
!= rom_vendor_id
) {
2115 /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
2116 checksum
+= (uint8_t)rom_vendor_id
+ (uint8_t)(rom_vendor_id
>> 8);
2117 checksum
-= (uint8_t)vendor_id
+ (uint8_t)(vendor_id
>> 8);
2118 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr
[6], checksum
);
2120 pci_set_word(ptr
+ pcir_offset
+ 4, vendor_id
);
2123 if (device_id
!= rom_device_id
) {
2124 /* Patch device id and checksum (at offset 6 for etherboot roms). */
2125 checksum
+= (uint8_t)rom_device_id
+ (uint8_t)(rom_device_id
>> 8);
2126 checksum
-= (uint8_t)device_id
+ (uint8_t)(device_id
>> 8);
2127 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr
[6], checksum
);
2129 pci_set_word(ptr
+ pcir_offset
+ 6, device_id
);
2133 /* Add an option rom for the device */
2134 static void pci_add_option_rom(PCIDevice
*pdev
, bool is_default_rom
,
2141 const VMStateDescription
*vmsd
;
2145 if (strlen(pdev
->romfile
) == 0)
2148 if (!pdev
->rom_bar
) {
2150 * Load rom via fw_cfg instead of creating a rom bar,
2151 * for 0.11 compatibility.
2153 int class = pci_get_word(pdev
->config
+ PCI_CLASS_DEVICE
);
2156 * Hot-plugged devices can't use the option ROM
2157 * if the rom bar is disabled.
2159 if (DEVICE(pdev
)->hotplugged
) {
2160 error_setg(errp
, "Hot-plugged device without ROM bar"
2161 " can't have an option ROM");
2165 if (class == 0x0300) {
2166 rom_add_vga(pdev
->romfile
);
2168 rom_add_option(pdev
->romfile
, -1);
2173 path
= qemu_find_file(QEMU_FILE_TYPE_BIOS
, pdev
->romfile
);
2175 path
= g_strdup(pdev
->romfile
);
2178 size
= get_image_size(path
);
2180 error_setg(errp
, "failed to find romfile \"%s\"", pdev
->romfile
);
2183 } else if (size
== 0) {
2184 error_setg(errp
, "romfile \"%s\" is empty", pdev
->romfile
);
2188 size
= pow2ceil(size
);
2190 vmsd
= qdev_get_vmsd(DEVICE(pdev
));
2193 snprintf(name
, sizeof(name
), "%s.rom", vmsd
->name
);
2195 snprintf(name
, sizeof(name
), "%s.rom", object_get_typename(OBJECT(pdev
)));
2197 pdev
->has_rom
= true;
2198 memory_region_init_rom(&pdev
->rom
, OBJECT(pdev
), name
, size
, &error_fatal
);
2199 vmstate_register_ram(&pdev
->rom
, &pdev
->qdev
);
2200 ptr
= memory_region_get_ram_ptr(&pdev
->rom
);
2201 load_image(path
, ptr
);
2204 if (is_default_rom
) {
2205 /* Only the default rom images will be patched (if needed). */
2206 pci_patch_ids(pdev
, ptr
, size
);
2209 pci_register_bar(pdev
, PCI_ROM_SLOT
, 0, &pdev
->rom
);
2212 static void pci_del_option_rom(PCIDevice
*pdev
)
2217 vmstate_unregister_ram(&pdev
->rom
, &pdev
->qdev
);
2218 pdev
->has_rom
= false;
2223 * Find and reserve space and add capability to the linked list
2224 * in pci config space
2226 int pci_add_capability(PCIDevice
*pdev
, uint8_t cap_id
,
2227 uint8_t offset
, uint8_t size
)
2230 Error
*local_err
= NULL
;
2232 ret
= pci_add_capability2(pdev
, cap_id
, offset
, size
, &local_err
);
2235 error_report_err(local_err
);
2237 /* success implies a positive offset in config space */
2243 int pci_add_capability2(PCIDevice
*pdev
, uint8_t cap_id
,
2244 uint8_t offset
, uint8_t size
,
2248 int i
, overlapping_cap
;
2251 offset
= pci_find_space(pdev
, size
);
2252 /* out of PCI config space is programming error */
2255 /* Verify that capabilities don't overlap. Note: device assignment
2256 * depends on this check to verify that the device is not broken.
2257 * Should never trigger for emulated devices, but it's helpful
2258 * for debugging these. */
2259 for (i
= offset
; i
< offset
+ size
; i
++) {
2260 overlapping_cap
= pci_find_capability_at_offset(pdev
, i
);
2261 if (overlapping_cap
) {
2262 error_setg(errp
, "%s:%02x:%02x.%x "
2263 "Attempt to add PCI capability %x at offset "
2264 "%x overlaps existing capability %x at offset %x",
2265 pci_root_bus_path(pdev
), pci_bus_num(pdev
->bus
),
2266 PCI_SLOT(pdev
->devfn
), PCI_FUNC(pdev
->devfn
),
2267 cap_id
, offset
, overlapping_cap
, i
);
2273 config
= pdev
->config
+ offset
;
2274 config
[PCI_CAP_LIST_ID
] = cap_id
;
2275 config
[PCI_CAP_LIST_NEXT
] = pdev
->config
[PCI_CAPABILITY_LIST
];
2276 pdev
->config
[PCI_CAPABILITY_LIST
] = offset
;
2277 pdev
->config
[PCI_STATUS
] |= PCI_STATUS_CAP_LIST
;
2278 memset(pdev
->used
+ offset
, 0xFF, QEMU_ALIGN_UP(size
, 4));
2279 /* Make capability read-only by default */
2280 memset(pdev
->wmask
+ offset
, 0, size
);
2281 /* Check capability by default */
2282 memset(pdev
->cmask
+ offset
, 0xFF, size
);
2286 /* Unlink capability from the pci config space. */
2287 void pci_del_capability(PCIDevice
*pdev
, uint8_t cap_id
, uint8_t size
)
2289 uint8_t prev
, offset
= pci_find_capability_list(pdev
, cap_id
, &prev
);
2292 pdev
->config
[prev
] = pdev
->config
[offset
+ PCI_CAP_LIST_NEXT
];
2293 /* Make capability writable again */
2294 memset(pdev
->wmask
+ offset
, 0xff, size
);
2295 memset(pdev
->w1cmask
+ offset
, 0, size
);
2296 /* Clear cmask as device-specific registers can't be checked */
2297 memset(pdev
->cmask
+ offset
, 0, size
);
2298 memset(pdev
->used
+ offset
, 0, QEMU_ALIGN_UP(size
, 4));
2300 if (!pdev
->config
[PCI_CAPABILITY_LIST
])
2301 pdev
->config
[PCI_STATUS
] &= ~PCI_STATUS_CAP_LIST
;
2304 uint8_t pci_find_capability(PCIDevice
*pdev
, uint8_t cap_id
)
2306 return pci_find_capability_list(pdev
, cap_id
, NULL
);
2309 static void pcibus_dev_print(Monitor
*mon
, DeviceState
*dev
, int indent
)
2311 PCIDevice
*d
= (PCIDevice
*)dev
;
2312 const pci_class_desc
*desc
;
2317 class = pci_get_word(d
->config
+ PCI_CLASS_DEVICE
);
2318 desc
= pci_class_descriptions
;
2319 while (desc
->desc
&& class != desc
->class)
2322 snprintf(ctxt
, sizeof(ctxt
), "%s", desc
->desc
);
2324 snprintf(ctxt
, sizeof(ctxt
), "Class %04x", class);
2327 monitor_printf(mon
, "%*sclass %s, addr %02x:%02x.%x, "
2328 "pci id %04x:%04x (sub %04x:%04x)\n",
2329 indent
, "", ctxt
, pci_bus_num(d
->bus
),
2330 PCI_SLOT(d
->devfn
), PCI_FUNC(d
->devfn
),
2331 pci_get_word(d
->config
+ PCI_VENDOR_ID
),
2332 pci_get_word(d
->config
+ PCI_DEVICE_ID
),
2333 pci_get_word(d
->config
+ PCI_SUBSYSTEM_VENDOR_ID
),
2334 pci_get_word(d
->config
+ PCI_SUBSYSTEM_ID
));
2335 for (i
= 0; i
< PCI_NUM_REGIONS
; i
++) {
2336 r
= &d
->io_regions
[i
];
2339 monitor_printf(mon
, "%*sbar %d: %s at 0x%"FMT_PCIBUS
2340 " [0x%"FMT_PCIBUS
"]\n",
2342 i
, r
->type
& PCI_BASE_ADDRESS_SPACE_IO
? "i/o" : "mem",
2343 r
->addr
, r
->addr
+ r
->size
- 1);
2347 static char *pci_dev_fw_name(DeviceState
*dev
, char *buf
, int len
)
2349 PCIDevice
*d
= (PCIDevice
*)dev
;
2350 const char *name
= NULL
;
2351 const pci_class_desc
*desc
= pci_class_descriptions
;
2352 int class = pci_get_word(d
->config
+ PCI_CLASS_DEVICE
);
2354 while (desc
->desc
&&
2355 (class & ~desc
->fw_ign_bits
) !=
2356 (desc
->class & ~desc
->fw_ign_bits
)) {
2361 name
= desc
->fw_name
;
2365 pstrcpy(buf
, len
, name
);
2367 snprintf(buf
, len
, "pci%04x,%04x",
2368 pci_get_word(d
->config
+ PCI_VENDOR_ID
),
2369 pci_get_word(d
->config
+ PCI_DEVICE_ID
));
2375 static char *pcibus_get_fw_dev_path(DeviceState
*dev
)
2377 PCIDevice
*d
= (PCIDevice
*)dev
;
2378 char path
[50], name
[33];
2381 off
= snprintf(path
, sizeof(path
), "%s@%x",
2382 pci_dev_fw_name(dev
, name
, sizeof name
),
2383 PCI_SLOT(d
->devfn
));
2384 if (PCI_FUNC(d
->devfn
))
2385 snprintf(path
+ off
, sizeof(path
) + off
, ",%x", PCI_FUNC(d
->devfn
));
2386 return g_strdup(path
);
2389 static char *pcibus_get_dev_path(DeviceState
*dev
)
2391 PCIDevice
*d
= container_of(dev
, PCIDevice
, qdev
);
2394 /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
2395 * 00 is added here to make this format compatible with
2396 * domain:Bus:Slot.Func for systems without nested PCI bridges.
2397 * Slot.Function list specifies the slot and function numbers for all
2398 * devices on the path from root to the specific device. */
2399 const char *root_bus_path
;
2401 char slot
[] = ":SS.F";
2402 int slot_len
= sizeof slot
- 1 /* For '\0' */;
2407 root_bus_path
= pci_root_bus_path(d
);
2408 root_bus_len
= strlen(root_bus_path
);
2410 /* Calculate # of slots on path between device and root. */;
2412 for (t
= d
; t
; t
= t
->bus
->parent_dev
) {
2416 path_len
= root_bus_len
+ slot_len
* slot_depth
;
2418 /* Allocate memory, fill in the terminating null byte. */
2419 path
= g_malloc(path_len
+ 1 /* For '\0' */);
2420 path
[path_len
] = '\0';
2422 memcpy(path
, root_bus_path
, root_bus_len
);
2424 /* Fill in slot numbers. We walk up from device to root, so need to print
2425 * them in the reverse order, last to first. */
2426 p
= path
+ path_len
;
2427 for (t
= d
; t
; t
= t
->bus
->parent_dev
) {
2429 s
= snprintf(slot
, sizeof slot
, ":%02x.%x",
2430 PCI_SLOT(t
->devfn
), PCI_FUNC(t
->devfn
));
2431 assert(s
== slot_len
);
2432 memcpy(p
, slot
, slot_len
);
2438 static int pci_qdev_find_recursive(PCIBus
*bus
,
2439 const char *id
, PCIDevice
**pdev
)
2441 DeviceState
*qdev
= qdev_find_recursive(&bus
->qbus
, id
);
2446 /* roughly check if given qdev is pci device */
2447 if (object_dynamic_cast(OBJECT(qdev
), TYPE_PCI_DEVICE
)) {
2448 *pdev
= PCI_DEVICE(qdev
);
2454 int pci_qdev_find_device(const char *id
, PCIDevice
**pdev
)
2456 PCIHostState
*host_bridge
;
2459 QLIST_FOREACH(host_bridge
, &pci_host_bridges
, next
) {
2460 int tmp
= pci_qdev_find_recursive(host_bridge
->bus
, id
, pdev
);
2465 if (tmp
!= -ENODEV
) {
2473 MemoryRegion
*pci_address_space(PCIDevice
*dev
)
2475 return dev
->bus
->address_space_mem
;
2478 MemoryRegion
*pci_address_space_io(PCIDevice
*dev
)
2480 return dev
->bus
->address_space_io
;
2483 static void pci_device_class_init(ObjectClass
*klass
, void *data
)
2485 DeviceClass
*k
= DEVICE_CLASS(klass
);
2486 PCIDeviceClass
*pc
= PCI_DEVICE_CLASS(klass
);
2488 k
->realize
= pci_qdev_realize
;
2489 k
->unrealize
= pci_qdev_unrealize
;
2490 k
->bus_type
= TYPE_PCI_BUS
;
2491 k
->props
= pci_props
;
2492 pc
->realize
= pci_default_realize
;
2495 AddressSpace
*pci_device_iommu_address_space(PCIDevice
*dev
)
2497 PCIBus
*bus
= PCI_BUS(dev
->bus
);
2498 PCIBus
*iommu_bus
= bus
;
2500 while(iommu_bus
&& !iommu_bus
->iommu_fn
&& iommu_bus
->parent_dev
) {
2501 iommu_bus
= PCI_BUS(iommu_bus
->parent_dev
->bus
);
2503 if (iommu_bus
&& iommu_bus
->iommu_fn
) {
2504 return iommu_bus
->iommu_fn(bus
, iommu_bus
->iommu_opaque
, dev
->devfn
);
2506 return &address_space_memory
;
2509 void pci_setup_iommu(PCIBus
*bus
, PCIIOMMUFunc fn
, void *opaque
)
2512 bus
->iommu_opaque
= opaque
;
2515 static void pci_dev_get_w64(PCIBus
*b
, PCIDevice
*dev
, void *opaque
)
2517 Range
*range
= opaque
;
2518 PCIDeviceClass
*pc
= PCI_DEVICE_GET_CLASS(dev
);
2519 uint16_t cmd
= pci_get_word(dev
->config
+ PCI_COMMAND
);
2522 if (!(cmd
& PCI_COMMAND_MEMORY
)) {
2526 if (pc
->is_bridge
) {
2527 pcibus_t base
= pci_bridge_get_base(dev
, PCI_BASE_ADDRESS_MEM_PREFETCH
);
2528 pcibus_t limit
= pci_bridge_get_limit(dev
, PCI_BASE_ADDRESS_MEM_PREFETCH
);
2530 base
= MAX(base
, 0x1ULL
<< 32);
2532 if (limit
>= base
) {
2534 range_set_bounds(&pref_range
, base
, limit
);
2535 range_extend(range
, &pref_range
);
2538 for (i
= 0; i
< PCI_NUM_REGIONS
; ++i
) {
2539 PCIIORegion
*r
= &dev
->io_regions
[i
];
2544 (r
->type
& PCI_BASE_ADDRESS_SPACE_IO
) ||
2545 !(r
->type
& PCI_BASE_ADDRESS_MEM_TYPE_64
)) {
2549 lob
= pci_bar_address(dev
, i
, r
->type
, r
->size
);
2550 upb
= lob
+ r
->size
- 1;
2551 if (lob
== PCI_BAR_UNMAPPED
) {
2555 lob
= MAX(lob
, 0x1ULL
<< 32);
2558 range_set_bounds(®ion_range
, lob
, upb
);
2559 range_extend(range
, ®ion_range
);
2564 void pci_bus_get_w64_range(PCIBus
*bus
, Range
*range
)
2566 range_make_empty(range
);
2567 pci_for_each_device_under_bus(bus
, pci_dev_get_w64
, range
);
2570 static bool pcie_has_upstream_port(PCIDevice
*dev
)
2572 PCIDevice
*parent_dev
= pci_bridge_get_device(dev
->bus
);
2574 /* Device associated with an upstream port.
2575 * As there are several types of these, it's easier to check the
2576 * parent device: upstream ports are always connected to
2577 * root or downstream ports.
2579 return parent_dev
&&
2580 pci_is_express(parent_dev
) &&
2581 parent_dev
->exp
.exp_cap
&&
2582 (pcie_cap_get_type(parent_dev
) == PCI_EXP_TYPE_ROOT_PORT
||
2583 pcie_cap_get_type(parent_dev
) == PCI_EXP_TYPE_DOWNSTREAM
);
2586 PCIDevice
*pci_get_function_0(PCIDevice
*pci_dev
)
2588 if(pcie_has_upstream_port(pci_dev
)) {
2589 /* With an upstream PCIe port, we only support 1 device at slot 0 */
2590 return pci_dev
->bus
->devices
[0];
2592 /* Other bus types might support multiple devices at slots 0-31 */
2593 return pci_dev
->bus
->devices
[PCI_DEVFN(PCI_SLOT(pci_dev
->devfn
), 0)];
2597 MSIMessage
pci_get_msi_message(PCIDevice
*dev
, int vector
)
2600 if (msix_enabled(dev
)) {
2601 msg
= msix_get_message(dev
, vector
);
2602 } else if (msi_enabled(dev
)) {
2603 msg
= msi_get_message(dev
, vector
);
2605 /* Should never happen */
2606 error_report("%s: unknown interrupt type", __func__
);
2612 static const TypeInfo pci_device_type_info
= {
2613 .name
= TYPE_PCI_DEVICE
,
2614 .parent
= TYPE_DEVICE
,
2615 .instance_size
= sizeof(PCIDevice
),
2617 .class_size
= sizeof(PCIDeviceClass
),
2618 .class_init
= pci_device_class_init
,
2621 static void pci_register_types(void)
2623 type_register_static(&pci_bus_info
);
2624 type_register_static(&pcie_bus_info
);
2625 type_register_static(&pci_device_type_info
);
2628 type_init(pci_register_types
)