net: mcf: check receive buffer size register value
[qemu/ar7.git] / include / hw / intc / bcm2836_control.h
blob613f3c4186f80f30c482e41dad35de76b01cc0a4
1 /*
2 * Raspberry Pi emulation (c) 2012 Gregory Estrade
3 * Upstreaming code cleanup [including bcm2835_*] (c) 2013 Jan Petrous
5 * Rasperry Pi 2 emulation and refactoring Copyright (c) 2015, Microsoft
6 * Written by Andrew Baumann
8 * This code is licensed under the GNU GPLv2 and later.
9 */
11 #ifndef BCM2836_CONTROL_H
12 #define BCM2836_CONTROL_H
14 #include "hw/sysbus.h"
16 /* 4 mailboxes per core, for 16 total */
17 #define BCM2836_NCORES 4
18 #define BCM2836_MBPERCORE 4
20 #define TYPE_BCM2836_CONTROL "bcm2836-control"
21 #define BCM2836_CONTROL(obj) \
22 OBJECT_CHECK(BCM2836ControlState, (obj), TYPE_BCM2836_CONTROL)
24 typedef struct BCM2836ControlState {
25 /*< private >*/
26 SysBusDevice busdev;
27 /*< public >*/
28 MemoryRegion iomem;
30 /* mailbox state */
31 uint32_t mailboxes[BCM2836_NCORES * BCM2836_MBPERCORE];
33 /* interrupt routing/control registers */
34 uint8_t route_gpu_irq, route_gpu_fiq;
35 uint32_t timercontrol[BCM2836_NCORES];
36 uint32_t mailboxcontrol[BCM2836_NCORES];
38 /* interrupt status regs (derived from input pins; not visible to user) */
39 bool gpu_irq, gpu_fiq;
40 uint8_t timerirqs[BCM2836_NCORES];
42 /* interrupt source registers, post-routing (also input-derived; visible) */
43 uint32_t irqsrc[BCM2836_NCORES];
44 uint32_t fiqsrc[BCM2836_NCORES];
46 /* outputs to CPU cores */
47 qemu_irq irq[BCM2836_NCORES];
48 qemu_irq fiq[BCM2836_NCORES];
49 } BCM2836ControlState;
51 #endif