s390x/kvm: introduce proper states for s390 cpus
[qemu/ar7.git] / target-s390x / cpu.h
blobf1a3ad263b30060e8c148f09bd55c166465d9edf
1 /*
2 * S/390 virtual CPU header
4 * Copyright (c) 2009 Ulrich Hecht
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * Contributions after 2012-10-29 are licensed under the terms of the
17 * GNU GPL, version 2 or (at your option) any later version.
19 * You should have received a copy of the GNU (Lesser) General Public
20 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
22 #ifndef CPU_S390X_H
23 #define CPU_S390X_H
25 #include "config.h"
26 #include "qemu-common.h"
28 #define TARGET_LONG_BITS 64
30 #define ELF_MACHINE EM_S390
31 #define ELF_MACHINE_UNAME "S390X"
33 #define CPUArchState struct CPUS390XState
35 #include "exec/cpu-defs.h"
36 #define TARGET_PAGE_BITS 12
38 #define TARGET_PHYS_ADDR_SPACE_BITS 64
39 #define TARGET_VIRT_ADDR_SPACE_BITS 64
41 #include "exec/cpu-all.h"
43 #include "fpu/softfloat.h"
45 #define NB_MMU_MODES 3
47 #define MMU_MODE0_SUFFIX _primary
48 #define MMU_MODE1_SUFFIX _secondary
49 #define MMU_MODE2_SUFFIX _home
51 #define MMU_USER_IDX 1
53 #define MAX_EXT_QUEUE 16
54 #define MAX_IO_QUEUE 16
55 #define MAX_MCHK_QUEUE 16
57 #define PSW_MCHK_MASK 0x0004000000000000
58 #define PSW_IO_MASK 0x0200000000000000
60 typedef struct PSW {
61 uint64_t mask;
62 uint64_t addr;
63 } PSW;
65 typedef struct ExtQueue {
66 uint32_t code;
67 uint32_t param;
68 uint32_t param64;
69 } ExtQueue;
71 typedef struct IOIntQueue {
72 uint16_t id;
73 uint16_t nr;
74 uint32_t parm;
75 uint32_t word;
76 } IOIntQueue;
78 typedef struct MchkQueue {
79 uint16_t type;
80 } MchkQueue;
82 typedef struct CPUS390XState {
83 uint64_t regs[16]; /* GP registers */
84 CPU_DoubleU fregs[16]; /* FP registers */
85 uint32_t aregs[16]; /* access registers */
87 uint32_t fpc; /* floating-point control register */
88 uint32_t cc_op;
90 float_status fpu_status; /* passed to softfloat lib */
92 /* The low part of a 128-bit return, or remainder of a divide. */
93 uint64_t retxl;
95 PSW psw;
97 uint64_t cc_src;
98 uint64_t cc_dst;
99 uint64_t cc_vr;
101 uint64_t __excp_addr;
102 uint64_t psa;
104 uint32_t int_pgm_code;
105 uint32_t int_pgm_ilen;
107 uint32_t int_svc_code;
108 uint32_t int_svc_ilen;
110 uint64_t cregs[16]; /* control registers */
112 ExtQueue ext_queue[MAX_EXT_QUEUE];
113 IOIntQueue io_queue[MAX_IO_QUEUE][8];
114 MchkQueue mchk_queue[MAX_MCHK_QUEUE];
116 int pending_int;
117 int ext_index;
118 int io_index[8];
119 int mchk_index;
121 uint64_t ckc;
122 uint64_t cputm;
123 uint32_t todpr;
125 uint64_t pfault_token;
126 uint64_t pfault_compare;
127 uint64_t pfault_select;
129 uint64_t gbea;
130 uint64_t pp;
132 CPU_COMMON
134 /* reset does memset(0) up to here */
136 int cpu_num;
137 uint8_t *storage_keys;
139 uint64_t tod_offset;
140 uint64_t tod_basetime;
141 QEMUTimer *tod_timer;
143 QEMUTimer *cpu_timer;
146 * The cpu state represents the logical state of a cpu. In contrast to other
147 * architectures, there is a difference between a halt and a stop on s390.
148 * If all cpus are either stopped (including check stop) or in the disabled
149 * wait state, the vm can be shut down.
151 #define CPU_STATE_UNINITIALIZED 0x00
152 #define CPU_STATE_STOPPED 0x01
153 #define CPU_STATE_CHECK_STOP 0x02
154 #define CPU_STATE_OPERATING 0x03
155 #define CPU_STATE_LOAD 0x04
156 uint8_t cpu_state;
158 } CPUS390XState;
160 #include "cpu-qom.h"
161 #include <sysemu/kvm.h>
163 /* distinguish between 24 bit and 31 bit addressing */
164 #define HIGH_ORDER_BIT 0x80000000
166 /* Interrupt Codes */
167 /* Program Interrupts */
168 #define PGM_OPERATION 0x0001
169 #define PGM_PRIVILEGED 0x0002
170 #define PGM_EXECUTE 0x0003
171 #define PGM_PROTECTION 0x0004
172 #define PGM_ADDRESSING 0x0005
173 #define PGM_SPECIFICATION 0x0006
174 #define PGM_DATA 0x0007
175 #define PGM_FIXPT_OVERFLOW 0x0008
176 #define PGM_FIXPT_DIVIDE 0x0009
177 #define PGM_DEC_OVERFLOW 0x000a
178 #define PGM_DEC_DIVIDE 0x000b
179 #define PGM_HFP_EXP_OVERFLOW 0x000c
180 #define PGM_HFP_EXP_UNDERFLOW 0x000d
181 #define PGM_HFP_SIGNIFICANCE 0x000e
182 #define PGM_HFP_DIVIDE 0x000f
183 #define PGM_SEGMENT_TRANS 0x0010
184 #define PGM_PAGE_TRANS 0x0011
185 #define PGM_TRANS_SPEC 0x0012
186 #define PGM_SPECIAL_OP 0x0013
187 #define PGM_OPERAND 0x0015
188 #define PGM_TRACE_TABLE 0x0016
189 #define PGM_SPACE_SWITCH 0x001c
190 #define PGM_HFP_SQRT 0x001d
191 #define PGM_PC_TRANS_SPEC 0x001f
192 #define PGM_AFX_TRANS 0x0020
193 #define PGM_ASX_TRANS 0x0021
194 #define PGM_LX_TRANS 0x0022
195 #define PGM_EX_TRANS 0x0023
196 #define PGM_PRIM_AUTH 0x0024
197 #define PGM_SEC_AUTH 0x0025
198 #define PGM_ALET_SPEC 0x0028
199 #define PGM_ALEN_SPEC 0x0029
200 #define PGM_ALE_SEQ 0x002a
201 #define PGM_ASTE_VALID 0x002b
202 #define PGM_ASTE_SEQ 0x002c
203 #define PGM_EXT_AUTH 0x002d
204 #define PGM_STACK_FULL 0x0030
205 #define PGM_STACK_EMPTY 0x0031
206 #define PGM_STACK_SPEC 0x0032
207 #define PGM_STACK_TYPE 0x0033
208 #define PGM_STACK_OP 0x0034
209 #define PGM_ASCE_TYPE 0x0038
210 #define PGM_REG_FIRST_TRANS 0x0039
211 #define PGM_REG_SEC_TRANS 0x003a
212 #define PGM_REG_THIRD_TRANS 0x003b
213 #define PGM_MONITOR 0x0040
214 #define PGM_PER 0x0080
215 #define PGM_CRYPTO 0x0119
217 /* External Interrupts */
218 #define EXT_INTERRUPT_KEY 0x0040
219 #define EXT_CLOCK_COMP 0x1004
220 #define EXT_CPU_TIMER 0x1005
221 #define EXT_MALFUNCTION 0x1200
222 #define EXT_EMERGENCY 0x1201
223 #define EXT_EXTERNAL_CALL 0x1202
224 #define EXT_ETR 0x1406
225 #define EXT_SERVICE 0x2401
226 #define EXT_VIRTIO 0x2603
228 /* PSW defines */
229 #undef PSW_MASK_PER
230 #undef PSW_MASK_DAT
231 #undef PSW_MASK_IO
232 #undef PSW_MASK_EXT
233 #undef PSW_MASK_KEY
234 #undef PSW_SHIFT_KEY
235 #undef PSW_MASK_MCHECK
236 #undef PSW_MASK_WAIT
237 #undef PSW_MASK_PSTATE
238 #undef PSW_MASK_ASC
239 #undef PSW_MASK_CC
240 #undef PSW_MASK_PM
241 #undef PSW_MASK_64
242 #undef PSW_MASK_32
243 #undef PSW_MASK_ESA_ADDR
245 #define PSW_MASK_PER 0x4000000000000000ULL
246 #define PSW_MASK_DAT 0x0400000000000000ULL
247 #define PSW_MASK_IO 0x0200000000000000ULL
248 #define PSW_MASK_EXT 0x0100000000000000ULL
249 #define PSW_MASK_KEY 0x00F0000000000000ULL
250 #define PSW_SHIFT_KEY 56
251 #define PSW_MASK_MCHECK 0x0004000000000000ULL
252 #define PSW_MASK_WAIT 0x0002000000000000ULL
253 #define PSW_MASK_PSTATE 0x0001000000000000ULL
254 #define PSW_MASK_ASC 0x0000C00000000000ULL
255 #define PSW_MASK_CC 0x0000300000000000ULL
256 #define PSW_MASK_PM 0x00000F0000000000ULL
257 #define PSW_MASK_64 0x0000000100000000ULL
258 #define PSW_MASK_32 0x0000000080000000ULL
259 #define PSW_MASK_ESA_ADDR 0x000000007fffffffULL
261 #undef PSW_ASC_PRIMARY
262 #undef PSW_ASC_ACCREG
263 #undef PSW_ASC_SECONDARY
264 #undef PSW_ASC_HOME
266 #define PSW_ASC_PRIMARY 0x0000000000000000ULL
267 #define PSW_ASC_ACCREG 0x0000400000000000ULL
268 #define PSW_ASC_SECONDARY 0x0000800000000000ULL
269 #define PSW_ASC_HOME 0x0000C00000000000ULL
271 /* tb flags */
273 #define FLAG_MASK_PER (PSW_MASK_PER >> 32)
274 #define FLAG_MASK_DAT (PSW_MASK_DAT >> 32)
275 #define FLAG_MASK_IO (PSW_MASK_IO >> 32)
276 #define FLAG_MASK_EXT (PSW_MASK_EXT >> 32)
277 #define FLAG_MASK_KEY (PSW_MASK_KEY >> 32)
278 #define FLAG_MASK_MCHECK (PSW_MASK_MCHECK >> 32)
279 #define FLAG_MASK_WAIT (PSW_MASK_WAIT >> 32)
280 #define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> 32)
281 #define FLAG_MASK_ASC (PSW_MASK_ASC >> 32)
282 #define FLAG_MASK_CC (PSW_MASK_CC >> 32)
283 #define FLAG_MASK_PM (PSW_MASK_PM >> 32)
284 #define FLAG_MASK_64 (PSW_MASK_64 >> 32)
285 #define FLAG_MASK_32 0x00001000
287 /* Control register 0 bits */
288 #define CR0_EDAT 0x0000000000800000ULL
290 static inline int cpu_mmu_index (CPUS390XState *env)
292 if (env->psw.mask & PSW_MASK_PSTATE) {
293 return 1;
296 return 0;
299 static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc,
300 target_ulong *cs_base, int *flags)
302 *pc = env->psw.addr;
303 *cs_base = 0;
304 *flags = ((env->psw.mask >> 32) & ~FLAG_MASK_CC) |
305 ((env->psw.mask & PSW_MASK_32) ? FLAG_MASK_32 : 0);
308 /* While the PoO talks about ILC (a number between 1-3) what is actually
309 stored in LowCore is shifted left one bit (an even between 2-6). As
310 this is the actual length of the insn and therefore more useful, that
311 is what we want to pass around and manipulate. To make sure that we
312 have applied this distinction universally, rename the "ILC" to "ILEN". */
313 static inline int get_ilen(uint8_t opc)
315 switch (opc >> 6) {
316 case 0:
317 return 2;
318 case 1:
319 case 2:
320 return 4;
321 default:
322 return 6;
326 #ifndef CONFIG_USER_ONLY
327 /* In several cases of runtime exceptions, we havn't recorded the true
328 instruction length. Use these codes when raising exceptions in order
329 to re-compute the length by examining the insn in memory. */
330 #define ILEN_LATER 0x20
331 #define ILEN_LATER_INC 0x21
332 #endif
334 S390CPU *cpu_s390x_init(const char *cpu_model);
335 void s390x_translate_init(void);
336 int cpu_s390x_exec(CPUS390XState *s);
338 /* you can call this signal handler from your SIGBUS and SIGSEGV
339 signal handlers to inform the virtual CPU of exceptions. non zero
340 is returned if the signal was handled by the virtual CPU. */
341 int cpu_s390x_signal_handler(int host_signum, void *pinfo,
342 void *puc);
343 int s390_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
344 int mmu_idx);
346 #include "ioinst.h"
348 #ifndef CONFIG_USER_ONLY
349 void *s390_cpu_physical_memory_map(CPUS390XState *env, hwaddr addr, hwaddr *len,
350 int is_write);
351 void s390_cpu_physical_memory_unmap(CPUS390XState *env, void *addr, hwaddr len,
352 int is_write);
353 static inline hwaddr decode_basedisp_s(CPUS390XState *env, uint32_t ipb)
355 hwaddr addr = 0;
356 uint8_t reg;
358 reg = ipb >> 28;
359 if (reg > 0) {
360 addr = env->regs[reg];
362 addr += (ipb >> 16) & 0xfff;
364 return addr;
367 /* Base/displacement are at the same locations. */
368 #define decode_basedisp_rs decode_basedisp_s
370 /* helper functions for run_on_cpu() */
371 static inline void s390_do_cpu_reset(void *arg)
373 CPUState *cs = arg;
374 S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
376 scc->cpu_reset(cs);
378 static inline void s390_do_cpu_full_reset(void *arg)
380 CPUState *cs = arg;
382 cpu_reset(cs);
385 void s390x_tod_timer(void *opaque);
386 void s390x_cpu_timer(void *opaque);
388 int s390_virtio_hypercall(CPUS390XState *env);
389 void s390_virtio_irq(int config_change, uint64_t token);
391 #ifdef CONFIG_KVM
392 void kvm_s390_reset_vcpu(S390CPU *cpu);
393 void kvm_s390_virtio_irq(int config_change, uint64_t token);
394 void kvm_s390_service_interrupt(uint32_t parm);
395 void kvm_s390_vcpu_interrupt(S390CPU *cpu, struct kvm_s390_irq *irq);
396 void kvm_s390_floating_interrupt(struct kvm_s390_irq *irq);
397 int kvm_s390_inject_flic(struct kvm_s390_irq *irq);
398 #else
399 static inline void kvm_s390_reset_vcpu(S390CPU *cpu)
402 static inline void kvm_s390_virtio_irq(int config_change, uint64_t token)
405 static inline void kvm_s390_service_interrupt(uint32_t parm)
408 #endif
409 S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
410 void s390_add_running_cpu(S390CPU *cpu);
411 unsigned s390_del_running_cpu(S390CPU *cpu);
413 /* service interrupts are floating therefore we must not pass an cpustate */
414 void s390_sclp_extint(uint32_t parm);
416 /* from s390-virtio-bus */
417 extern const hwaddr virtio_size;
419 #else
420 static inline void s390_add_running_cpu(S390CPU *cpu)
424 static inline unsigned s390_del_running_cpu(S390CPU *cpu)
426 return 0;
428 #endif
429 void cpu_lock(void);
430 void cpu_unlock(void);
432 typedef struct SubchDev SubchDev;
434 #ifndef CONFIG_USER_ONLY
435 extern void io_subsystem_reset(void);
436 SubchDev *css_find_subch(uint8_t m, uint8_t cssid, uint8_t ssid,
437 uint16_t schid);
438 bool css_subch_visible(SubchDev *sch);
439 void css_conditional_io_interrupt(SubchDev *sch);
440 int css_do_stsch(SubchDev *sch, SCHIB *schib);
441 bool css_schid_final(int m, uint8_t cssid, uint8_t ssid, uint16_t schid);
442 int css_do_msch(SubchDev *sch, SCHIB *schib);
443 int css_do_xsch(SubchDev *sch);
444 int css_do_csch(SubchDev *sch);
445 int css_do_hsch(SubchDev *sch);
446 int css_do_ssch(SubchDev *sch, ORB *orb);
447 int css_do_tsch(SubchDev *sch, IRB *irb);
448 int css_do_stcrw(CRW *crw);
449 int css_do_tpi(IOIntCode *int_code, int lowcore);
450 int css_collect_chp_desc(int m, uint8_t cssid, uint8_t f_chpid, uint8_t l_chpid,
451 int rfmt, void *buf);
452 void css_do_schm(uint8_t mbk, int update, int dct, uint64_t mbo);
453 int css_enable_mcsse(void);
454 int css_enable_mss(void);
455 int css_do_rsch(SubchDev *sch);
456 int css_do_rchp(uint8_t cssid, uint8_t chpid);
457 bool css_present(uint8_t cssid);
458 #else
459 static inline SubchDev *css_find_subch(uint8_t m, uint8_t cssid, uint8_t ssid,
460 uint16_t schid)
462 return NULL;
464 static inline bool css_subch_visible(SubchDev *sch)
466 return false;
468 static inline void css_conditional_io_interrupt(SubchDev *sch)
471 static inline int css_do_stsch(SubchDev *sch, SCHIB *schib)
473 return -ENODEV;
475 static inline bool css_schid_final(uint8_t cssid, uint8_t ssid, uint16_t schid)
477 return true;
479 static inline int css_do_msch(SubchDev *sch, SCHIB *schib)
481 return -ENODEV;
483 static inline int css_do_xsch(SubchDev *sch)
485 return -ENODEV;
487 static inline int css_do_csch(SubchDev *sch)
489 return -ENODEV;
491 static inline int css_do_hsch(SubchDev *sch)
493 return -ENODEV;
495 static inline int css_do_ssch(SubchDev *sch, ORB *orb)
497 return -ENODEV;
499 static inline int css_do_tsch(SubchDev *sch, IRB *irb)
501 return -ENODEV;
503 static inline int css_do_stcrw(CRW *crw)
505 return 1;
507 static inline int css_do_tpi(IOIntCode *int_code, int lowcore)
509 return 0;
511 static inline int css_collect_chp_desc(int m, uint8_t cssid, uint8_t f_chpid,
512 int rfmt, uint8_t l_chpid, void *buf)
514 return 0;
516 static inline void css_do_schm(uint8_t mbk, int update, int dct, uint64_t mbo)
519 static inline int css_enable_mss(void)
521 return -EINVAL;
523 static inline int css_enable_mcsse(void)
525 return -EINVAL;
527 static inline int css_do_rsch(SubchDev *sch)
529 return -ENODEV;
531 static inline int css_do_rchp(uint8_t cssid, uint8_t chpid)
533 return -ENODEV;
535 static inline bool css_present(uint8_t cssid)
537 return false;
539 #endif
541 #define cpu_init(model) (&cpu_s390x_init(model)->env)
542 #define cpu_exec cpu_s390x_exec
543 #define cpu_gen_code cpu_s390x_gen_code
544 #define cpu_signal_handler cpu_s390x_signal_handler
546 void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf);
547 #define cpu_list s390_cpu_list
549 #include "exec/exec-all.h"
551 #define EXCP_EXT 1 /* external interrupt */
552 #define EXCP_SVC 2 /* supervisor call (syscall) */
553 #define EXCP_PGM 3 /* program interruption */
554 #define EXCP_IO 7 /* I/O interrupt */
555 #define EXCP_MCHK 8 /* machine check */
557 #define INTERRUPT_EXT (1 << 0)
558 #define INTERRUPT_TOD (1 << 1)
559 #define INTERRUPT_CPUTIMER (1 << 2)
560 #define INTERRUPT_IO (1 << 3)
561 #define INTERRUPT_MCHK (1 << 4)
563 /* Program Status Word. */
564 #define S390_PSWM_REGNUM 0
565 #define S390_PSWA_REGNUM 1
566 /* General Purpose Registers. */
567 #define S390_R0_REGNUM 2
568 #define S390_R1_REGNUM 3
569 #define S390_R2_REGNUM 4
570 #define S390_R3_REGNUM 5
571 #define S390_R4_REGNUM 6
572 #define S390_R5_REGNUM 7
573 #define S390_R6_REGNUM 8
574 #define S390_R7_REGNUM 9
575 #define S390_R8_REGNUM 10
576 #define S390_R9_REGNUM 11
577 #define S390_R10_REGNUM 12
578 #define S390_R11_REGNUM 13
579 #define S390_R12_REGNUM 14
580 #define S390_R13_REGNUM 15
581 #define S390_R14_REGNUM 16
582 #define S390_R15_REGNUM 17
583 /* Total Core Registers. */
584 #define S390_NUM_CORE_REGS 18
586 /* CC optimization */
588 enum cc_op {
589 CC_OP_CONST0 = 0, /* CC is 0 */
590 CC_OP_CONST1, /* CC is 1 */
591 CC_OP_CONST2, /* CC is 2 */
592 CC_OP_CONST3, /* CC is 3 */
594 CC_OP_DYNAMIC, /* CC calculation defined by env->cc_op */
595 CC_OP_STATIC, /* CC value is env->cc_op */
597 CC_OP_NZ, /* env->cc_dst != 0 */
598 CC_OP_LTGT_32, /* signed less/greater than (32bit) */
599 CC_OP_LTGT_64, /* signed less/greater than (64bit) */
600 CC_OP_LTUGTU_32, /* unsigned less/greater than (32bit) */
601 CC_OP_LTUGTU_64, /* unsigned less/greater than (64bit) */
602 CC_OP_LTGT0_32, /* signed less/greater than 0 (32bit) */
603 CC_OP_LTGT0_64, /* signed less/greater than 0 (64bit) */
605 CC_OP_ADD_64, /* overflow on add (64bit) */
606 CC_OP_ADDU_64, /* overflow on unsigned add (64bit) */
607 CC_OP_ADDC_64, /* overflow on unsigned add-carry (64bit) */
608 CC_OP_SUB_64, /* overflow on subtraction (64bit) */
609 CC_OP_SUBU_64, /* overflow on unsigned subtraction (64bit) */
610 CC_OP_SUBB_64, /* overflow on unsigned sub-borrow (64bit) */
611 CC_OP_ABS_64, /* sign eval on abs (64bit) */
612 CC_OP_NABS_64, /* sign eval on nabs (64bit) */
614 CC_OP_ADD_32, /* overflow on add (32bit) */
615 CC_OP_ADDU_32, /* overflow on unsigned add (32bit) */
616 CC_OP_ADDC_32, /* overflow on unsigned add-carry (32bit) */
617 CC_OP_SUB_32, /* overflow on subtraction (32bit) */
618 CC_OP_SUBU_32, /* overflow on unsigned subtraction (32bit) */
619 CC_OP_SUBB_32, /* overflow on unsigned sub-borrow (32bit) */
620 CC_OP_ABS_32, /* sign eval on abs (64bit) */
621 CC_OP_NABS_32, /* sign eval on nabs (64bit) */
623 CC_OP_COMP_32, /* complement */
624 CC_OP_COMP_64, /* complement */
626 CC_OP_TM_32, /* test under mask (32bit) */
627 CC_OP_TM_64, /* test under mask (64bit) */
629 CC_OP_NZ_F32, /* FP dst != 0 (32bit) */
630 CC_OP_NZ_F64, /* FP dst != 0 (64bit) */
631 CC_OP_NZ_F128, /* FP dst != 0 (128bit) */
633 CC_OP_ICM, /* insert characters under mask */
634 CC_OP_SLA_32, /* Calculate shift left signed (32bit) */
635 CC_OP_SLA_64, /* Calculate shift left signed (64bit) */
636 CC_OP_FLOGR, /* find leftmost one */
637 CC_OP_MAX
640 static const char *cc_names[] = {
641 [CC_OP_CONST0] = "CC_OP_CONST0",
642 [CC_OP_CONST1] = "CC_OP_CONST1",
643 [CC_OP_CONST2] = "CC_OP_CONST2",
644 [CC_OP_CONST3] = "CC_OP_CONST3",
645 [CC_OP_DYNAMIC] = "CC_OP_DYNAMIC",
646 [CC_OP_STATIC] = "CC_OP_STATIC",
647 [CC_OP_NZ] = "CC_OP_NZ",
648 [CC_OP_LTGT_32] = "CC_OP_LTGT_32",
649 [CC_OP_LTGT_64] = "CC_OP_LTGT_64",
650 [CC_OP_LTUGTU_32] = "CC_OP_LTUGTU_32",
651 [CC_OP_LTUGTU_64] = "CC_OP_LTUGTU_64",
652 [CC_OP_LTGT0_32] = "CC_OP_LTGT0_32",
653 [CC_OP_LTGT0_64] = "CC_OP_LTGT0_64",
654 [CC_OP_ADD_64] = "CC_OP_ADD_64",
655 [CC_OP_ADDU_64] = "CC_OP_ADDU_64",
656 [CC_OP_ADDC_64] = "CC_OP_ADDC_64",
657 [CC_OP_SUB_64] = "CC_OP_SUB_64",
658 [CC_OP_SUBU_64] = "CC_OP_SUBU_64",
659 [CC_OP_SUBB_64] = "CC_OP_SUBB_64",
660 [CC_OP_ABS_64] = "CC_OP_ABS_64",
661 [CC_OP_NABS_64] = "CC_OP_NABS_64",
662 [CC_OP_ADD_32] = "CC_OP_ADD_32",
663 [CC_OP_ADDU_32] = "CC_OP_ADDU_32",
664 [CC_OP_ADDC_32] = "CC_OP_ADDC_32",
665 [CC_OP_SUB_32] = "CC_OP_SUB_32",
666 [CC_OP_SUBU_32] = "CC_OP_SUBU_32",
667 [CC_OP_SUBB_32] = "CC_OP_SUBB_32",
668 [CC_OP_ABS_32] = "CC_OP_ABS_32",
669 [CC_OP_NABS_32] = "CC_OP_NABS_32",
670 [CC_OP_COMP_32] = "CC_OP_COMP_32",
671 [CC_OP_COMP_64] = "CC_OP_COMP_64",
672 [CC_OP_TM_32] = "CC_OP_TM_32",
673 [CC_OP_TM_64] = "CC_OP_TM_64",
674 [CC_OP_NZ_F32] = "CC_OP_NZ_F32",
675 [CC_OP_NZ_F64] = "CC_OP_NZ_F64",
676 [CC_OP_NZ_F128] = "CC_OP_NZ_F128",
677 [CC_OP_ICM] = "CC_OP_ICM",
678 [CC_OP_SLA_32] = "CC_OP_SLA_32",
679 [CC_OP_SLA_64] = "CC_OP_SLA_64",
680 [CC_OP_FLOGR] = "CC_OP_FLOGR",
683 static inline const char *cc_name(int cc_op)
685 return cc_names[cc_op];
688 static inline void setcc(S390CPU *cpu, uint64_t cc)
690 CPUS390XState *env = &cpu->env;
692 env->psw.mask &= ~(3ull << 44);
693 env->psw.mask |= (cc & 3) << 44;
696 typedef struct LowCore
698 /* prefix area: defined by architecture */
699 uint32_t ccw1[2]; /* 0x000 */
700 uint32_t ccw2[4]; /* 0x008 */
701 uint8_t pad1[0x80-0x18]; /* 0x018 */
702 uint32_t ext_params; /* 0x080 */
703 uint16_t cpu_addr; /* 0x084 */
704 uint16_t ext_int_code; /* 0x086 */
705 uint16_t svc_ilen; /* 0x088 */
706 uint16_t svc_code; /* 0x08a */
707 uint16_t pgm_ilen; /* 0x08c */
708 uint16_t pgm_code; /* 0x08e */
709 uint32_t data_exc_code; /* 0x090 */
710 uint16_t mon_class_num; /* 0x094 */
711 uint16_t per_perc_atmid; /* 0x096 */
712 uint64_t per_address; /* 0x098 */
713 uint8_t exc_access_id; /* 0x0a0 */
714 uint8_t per_access_id; /* 0x0a1 */
715 uint8_t op_access_id; /* 0x0a2 */
716 uint8_t ar_access_id; /* 0x0a3 */
717 uint8_t pad2[0xA8-0xA4]; /* 0x0a4 */
718 uint64_t trans_exc_code; /* 0x0a8 */
719 uint64_t monitor_code; /* 0x0b0 */
720 uint16_t subchannel_id; /* 0x0b8 */
721 uint16_t subchannel_nr; /* 0x0ba */
722 uint32_t io_int_parm; /* 0x0bc */
723 uint32_t io_int_word; /* 0x0c0 */
724 uint8_t pad3[0xc8-0xc4]; /* 0x0c4 */
725 uint32_t stfl_fac_list; /* 0x0c8 */
726 uint8_t pad4[0xe8-0xcc]; /* 0x0cc */
727 uint32_t mcck_interruption_code[2]; /* 0x0e8 */
728 uint8_t pad5[0xf4-0xf0]; /* 0x0f0 */
729 uint32_t external_damage_code; /* 0x0f4 */
730 uint64_t failing_storage_address; /* 0x0f8 */
731 uint8_t pad6[0x120-0x100]; /* 0x100 */
732 PSW restart_old_psw; /* 0x120 */
733 PSW external_old_psw; /* 0x130 */
734 PSW svc_old_psw; /* 0x140 */
735 PSW program_old_psw; /* 0x150 */
736 PSW mcck_old_psw; /* 0x160 */
737 PSW io_old_psw; /* 0x170 */
738 uint8_t pad7[0x1a0-0x180]; /* 0x180 */
739 PSW restart_psw; /* 0x1a0 */
740 PSW external_new_psw; /* 0x1b0 */
741 PSW svc_new_psw; /* 0x1c0 */
742 PSW program_new_psw; /* 0x1d0 */
743 PSW mcck_new_psw; /* 0x1e0 */
744 PSW io_new_psw; /* 0x1f0 */
745 PSW return_psw; /* 0x200 */
746 uint8_t irb[64]; /* 0x210 */
747 uint64_t sync_enter_timer; /* 0x250 */
748 uint64_t async_enter_timer; /* 0x258 */
749 uint64_t exit_timer; /* 0x260 */
750 uint64_t last_update_timer; /* 0x268 */
751 uint64_t user_timer; /* 0x270 */
752 uint64_t system_timer; /* 0x278 */
753 uint64_t last_update_clock; /* 0x280 */
754 uint64_t steal_clock; /* 0x288 */
755 PSW return_mcck_psw; /* 0x290 */
756 uint8_t pad8[0xc00-0x2a0]; /* 0x2a0 */
757 /* System info area */
758 uint64_t save_area[16]; /* 0xc00 */
759 uint8_t pad9[0xd40-0xc80]; /* 0xc80 */
760 uint64_t kernel_stack; /* 0xd40 */
761 uint64_t thread_info; /* 0xd48 */
762 uint64_t async_stack; /* 0xd50 */
763 uint64_t kernel_asce; /* 0xd58 */
764 uint64_t user_asce; /* 0xd60 */
765 uint64_t panic_stack; /* 0xd68 */
766 uint64_t user_exec_asce; /* 0xd70 */
767 uint8_t pad10[0xdc0-0xd78]; /* 0xd78 */
769 /* SMP info area: defined by DJB */
770 uint64_t clock_comparator; /* 0xdc0 */
771 uint64_t ext_call_fast; /* 0xdc8 */
772 uint64_t percpu_offset; /* 0xdd0 */
773 uint64_t current_task; /* 0xdd8 */
774 uint32_t softirq_pending; /* 0xde0 */
775 uint32_t pad_0x0de4; /* 0xde4 */
776 uint64_t int_clock; /* 0xde8 */
777 uint8_t pad12[0xe00-0xdf0]; /* 0xdf0 */
779 /* 0xe00 is used as indicator for dump tools */
780 /* whether the kernel died with panic() or not */
781 uint32_t panic_magic; /* 0xe00 */
783 uint8_t pad13[0x11b8-0xe04]; /* 0xe04 */
785 /* 64 bit extparam used for pfault, diag 250 etc */
786 uint64_t ext_params2; /* 0x11B8 */
788 uint8_t pad14[0x1200-0x11C0]; /* 0x11C0 */
790 /* System info area */
792 uint64_t floating_pt_save_area[16]; /* 0x1200 */
793 uint64_t gpregs_save_area[16]; /* 0x1280 */
794 uint32_t st_status_fixed_logout[4]; /* 0x1300 */
795 uint8_t pad15[0x1318-0x1310]; /* 0x1310 */
796 uint32_t prefixreg_save_area; /* 0x1318 */
797 uint32_t fpt_creg_save_area; /* 0x131c */
798 uint8_t pad16[0x1324-0x1320]; /* 0x1320 */
799 uint32_t tod_progreg_save_area; /* 0x1324 */
800 uint32_t cpu_timer_save_area[2]; /* 0x1328 */
801 uint32_t clock_comp_save_area[2]; /* 0x1330 */
802 uint8_t pad17[0x1340-0x1338]; /* 0x1338 */
803 uint32_t access_regs_save_area[16]; /* 0x1340 */
804 uint64_t cregs_save_area[16]; /* 0x1380 */
806 /* align to the top of the prefix area */
808 uint8_t pad18[0x2000-0x1400]; /* 0x1400 */
809 } QEMU_PACKED LowCore;
811 /* STSI */
812 #define STSI_LEVEL_MASK 0x00000000f0000000ULL
813 #define STSI_LEVEL_CURRENT 0x0000000000000000ULL
814 #define STSI_LEVEL_1 0x0000000010000000ULL
815 #define STSI_LEVEL_2 0x0000000020000000ULL
816 #define STSI_LEVEL_3 0x0000000030000000ULL
817 #define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL
818 #define STSI_R0_SEL1_MASK 0x00000000000000ffULL
819 #define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL
820 #define STSI_R1_SEL2_MASK 0x000000000000ffffULL
822 /* Basic Machine Configuration */
823 struct sysib_111 {
824 uint32_t res1[8];
825 uint8_t manuf[16];
826 uint8_t type[4];
827 uint8_t res2[12];
828 uint8_t model[16];
829 uint8_t sequence[16];
830 uint8_t plant[4];
831 uint8_t res3[156];
834 /* Basic Machine CPU */
835 struct sysib_121 {
836 uint32_t res1[80];
837 uint8_t sequence[16];
838 uint8_t plant[4];
839 uint8_t res2[2];
840 uint16_t cpu_addr;
841 uint8_t res3[152];
844 /* Basic Machine CPUs */
845 struct sysib_122 {
846 uint8_t res1[32];
847 uint32_t capability;
848 uint16_t total_cpus;
849 uint16_t active_cpus;
850 uint16_t standby_cpus;
851 uint16_t reserved_cpus;
852 uint16_t adjustments[2026];
855 /* LPAR CPU */
856 struct sysib_221 {
857 uint32_t res1[80];
858 uint8_t sequence[16];
859 uint8_t plant[4];
860 uint16_t cpu_id;
861 uint16_t cpu_addr;
862 uint8_t res3[152];
865 /* LPAR CPUs */
866 struct sysib_222 {
867 uint32_t res1[32];
868 uint16_t lpar_num;
869 uint8_t res2;
870 uint8_t lcpuc;
871 uint16_t total_cpus;
872 uint16_t conf_cpus;
873 uint16_t standby_cpus;
874 uint16_t reserved_cpus;
875 uint8_t name[8];
876 uint32_t caf;
877 uint8_t res3[16];
878 uint16_t dedicated_cpus;
879 uint16_t shared_cpus;
880 uint8_t res4[180];
883 /* VM CPUs */
884 struct sysib_322 {
885 uint8_t res1[31];
886 uint8_t count;
887 struct {
888 uint8_t res2[4];
889 uint16_t total_cpus;
890 uint16_t conf_cpus;
891 uint16_t standby_cpus;
892 uint16_t reserved_cpus;
893 uint8_t name[8];
894 uint32_t caf;
895 uint8_t cpi[16];
896 uint8_t res3[24];
897 } vm[8];
898 uint8_t res4[3552];
901 /* MMU defines */
902 #define _ASCE_ORIGIN ~0xfffULL /* segment table origin */
903 #define _ASCE_SUBSPACE 0x200 /* subspace group control */
904 #define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
905 #define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
906 #define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
907 #define _ASCE_REAL_SPACE 0x20 /* real space control */
908 #define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
909 #define _ASCE_TYPE_REGION1 0x0c /* region first table type */
910 #define _ASCE_TYPE_REGION2 0x08 /* region second table type */
911 #define _ASCE_TYPE_REGION3 0x04 /* region third table type */
912 #define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
913 #define _ASCE_TABLE_LENGTH 0x03 /* region table length */
915 #define _REGION_ENTRY_ORIGIN ~0xfffULL /* region/segment table origin */
916 #define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
917 #define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
918 #define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
919 #define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
920 #define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
921 #define _REGION_ENTRY_LENGTH 0x03 /* region third length */
923 #define _SEGMENT_ENTRY_ORIGIN ~0x7ffULL /* segment table origin */
924 #define _SEGMENT_ENTRY_FC 0x400 /* format control */
925 #define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
926 #define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
928 #define _PAGE_RO 0x200 /* HW read-only bit */
929 #define _PAGE_INVALID 0x400 /* HW invalid bit */
931 #define SK_C (0x1 << 1)
932 #define SK_R (0x1 << 2)
933 #define SK_F (0x1 << 3)
934 #define SK_ACC_MASK (0xf << 4)
936 #define SIGP_SENSE 0x01
937 #define SIGP_EXTERNAL_CALL 0x02
938 #define SIGP_EMERGENCY 0x03
939 #define SIGP_START 0x04
940 #define SIGP_STOP 0x05
941 #define SIGP_RESTART 0x06
942 #define SIGP_STOP_STORE_STATUS 0x09
943 #define SIGP_INITIAL_CPU_RESET 0x0b
944 #define SIGP_CPU_RESET 0x0c
945 #define SIGP_SET_PREFIX 0x0d
946 #define SIGP_STORE_STATUS_ADDR 0x0e
947 #define SIGP_SET_ARCH 0x12
949 /* cpu status bits */
950 #define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL
951 #define SIGP_STAT_INCORRECT_STATE 0x00000200UL
952 #define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
953 #define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL
954 #define SIGP_STAT_STOPPED 0x00000040UL
955 #define SIGP_STAT_OPERATOR_INTERV 0x00000020UL
956 #define SIGP_STAT_CHECK_STOP 0x00000010UL
957 #define SIGP_STAT_INOPERATIVE 0x00000004UL
958 #define SIGP_STAT_INVALID_ORDER 0x00000002UL
959 #define SIGP_STAT_RECEIVER_CHECK 0x00000001UL
961 void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr);
962 int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc,
963 target_ulong *raddr, int *flags);
964 int sclp_service_call(CPUS390XState *env, uint64_t sccb, uint32_t code);
965 uint32_t calc_cc(CPUS390XState *env, uint32_t cc_op, uint64_t src, uint64_t dst,
966 uint64_t vr);
968 #define TARGET_HAS_ICE 1
970 /* The value of the TOD clock for 1.1.1970. */
971 #define TOD_UNIX_EPOCH 0x7d91048bca000000ULL
973 /* Converts ns to s390's clock format */
974 static inline uint64_t time2tod(uint64_t ns) {
975 return (ns << 9) / 125;
978 static inline void cpu_inject_ext(S390CPU *cpu, uint32_t code, uint32_t param,
979 uint64_t param64)
981 CPUS390XState *env = &cpu->env;
983 if (env->ext_index == MAX_EXT_QUEUE - 1) {
984 /* ugh - can't queue anymore. Let's drop. */
985 return;
988 env->ext_index++;
989 assert(env->ext_index < MAX_EXT_QUEUE);
991 env->ext_queue[env->ext_index].code = code;
992 env->ext_queue[env->ext_index].param = param;
993 env->ext_queue[env->ext_index].param64 = param64;
995 env->pending_int |= INTERRUPT_EXT;
996 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
999 static inline void cpu_inject_io(S390CPU *cpu, uint16_t subchannel_id,
1000 uint16_t subchannel_number,
1001 uint32_t io_int_parm, uint32_t io_int_word)
1003 CPUS390XState *env = &cpu->env;
1004 int isc = IO_INT_WORD_ISC(io_int_word);
1006 if (env->io_index[isc] == MAX_IO_QUEUE - 1) {
1007 /* ugh - can't queue anymore. Let's drop. */
1008 return;
1011 env->io_index[isc]++;
1012 assert(env->io_index[isc] < MAX_IO_QUEUE);
1014 env->io_queue[env->io_index[isc]][isc].id = subchannel_id;
1015 env->io_queue[env->io_index[isc]][isc].nr = subchannel_number;
1016 env->io_queue[env->io_index[isc]][isc].parm = io_int_parm;
1017 env->io_queue[env->io_index[isc]][isc].word = io_int_word;
1019 env->pending_int |= INTERRUPT_IO;
1020 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
1023 static inline void cpu_inject_crw_mchk(S390CPU *cpu)
1025 CPUS390XState *env = &cpu->env;
1027 if (env->mchk_index == MAX_MCHK_QUEUE - 1) {
1028 /* ugh - can't queue anymore. Let's drop. */
1029 return;
1032 env->mchk_index++;
1033 assert(env->mchk_index < MAX_MCHK_QUEUE);
1035 env->mchk_queue[env->mchk_index].type = 1;
1037 env->pending_int |= INTERRUPT_MCHK;
1038 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
1041 /* from s390-virtio-ccw */
1042 #define MEM_SECTION_SIZE 0x10000000UL
1043 #define MAX_AVAIL_SLOTS 32
1045 /* fpu_helper.c */
1046 uint32_t set_cc_nz_f32(float32 v);
1047 uint32_t set_cc_nz_f64(float64 v);
1048 uint32_t set_cc_nz_f128(float128 v);
1050 /* misc_helper.c */
1051 #ifndef CONFIG_USER_ONLY
1052 void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3);
1053 #endif
1054 void program_interrupt(CPUS390XState *env, uint32_t code, int ilen);
1055 void QEMU_NORETURN runtime_exception(CPUS390XState *env, int excp,
1056 uintptr_t retaddr);
1058 #ifdef CONFIG_KVM
1059 void kvm_s390_io_interrupt(uint16_t subchannel_id,
1060 uint16_t subchannel_nr, uint32_t io_int_parm,
1061 uint32_t io_int_word);
1062 void kvm_s390_crw_mchk(void);
1063 void kvm_s390_enable_css_support(S390CPU *cpu);
1064 int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch,
1065 int vq, bool assign);
1066 int kvm_s390_cpu_restart(S390CPU *cpu);
1067 int kvm_s390_get_memslot_count(KVMState *s);
1068 void kvm_s390_clear_cmma_callback(void *opaque);
1069 #else
1070 static inline void kvm_s390_io_interrupt(uint16_t subchannel_id,
1071 uint16_t subchannel_nr,
1072 uint32_t io_int_parm,
1073 uint32_t io_int_word)
1076 static inline void kvm_s390_crw_mchk(void)
1079 static inline void kvm_s390_enable_css_support(S390CPU *cpu)
1082 static inline int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier,
1083 uint32_t sch, int vq,
1084 bool assign)
1086 return -ENOSYS;
1088 static inline int kvm_s390_cpu_restart(S390CPU *cpu)
1090 return -ENOSYS;
1092 static inline void kvm_s390_clear_cmma_callback(void *opaque)
1095 static inline int kvm_s390_get_memslot_count(KVMState *s)
1097 return MAX_AVAIL_SLOTS;
1099 #endif
1101 static inline void cmma_reset(S390CPU *cpu)
1103 if (kvm_enabled()) {
1104 CPUState *cs = CPU(cpu);
1105 kvm_s390_clear_cmma_callback(cs->kvm_state);
1109 static inline int s390_cpu_restart(S390CPU *cpu)
1111 if (kvm_enabled()) {
1112 return kvm_s390_cpu_restart(cpu);
1114 return -ENOSYS;
1117 static inline int s390_get_memslot_count(KVMState *s)
1119 if (kvm_enabled()) {
1120 return kvm_s390_get_memslot_count(s);
1121 } else {
1122 return MAX_AVAIL_SLOTS;
1126 void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr,
1127 uint32_t io_int_parm, uint32_t io_int_word);
1128 void s390_crw_mchk(void);
1130 static inline int s390_assign_subch_ioeventfd(EventNotifier *notifier,
1131 uint32_t sch_id, int vq,
1132 bool assign)
1134 if (kvm_enabled()) {
1135 return kvm_s390_assign_subch_ioeventfd(notifier, sch_id, vq, assign);
1136 } else {
1137 return -ENOSYS;
1141 #endif