target-arm: Use clz opcode
[qemu/ar7.git] / qtest.c
blob46b99aed5291c827bde5ea3857d7d3cfb7cd55e4
1 /*
2 * Test Server
4 * Copyright IBM, Corp. 2011
6 * Authors:
7 * Anthony Liguori <aliguori@us.ibm.com>
9 * This work is licensed under the terms of the GNU GPL, version 2 or later.
10 * See the COPYING file in the top-level directory.
14 #include "qemu/osdep.h"
15 #include "qapi/error.h"
16 #include "qemu-common.h"
17 #include "cpu.h"
18 #include "sysemu/qtest.h"
19 #include "hw/qdev.h"
20 #include "sysemu/char.h"
21 #include "exec/ioport.h"
22 #include "exec/memory.h"
23 #include "hw/irq.h"
24 #include "sysemu/accel.h"
25 #include "sysemu/sysemu.h"
26 #include "sysemu/cpus.h"
27 #include "qemu/config-file.h"
28 #include "qemu/option.h"
29 #include "qemu/error-report.h"
30 #include "qemu/cutils.h"
31 #ifdef TARGET_PPC64
32 #include "hw/ppc/spapr_rtas.h"
33 #endif
35 #define MAX_IRQ 256
37 bool qtest_allowed;
39 static DeviceState *irq_intercept_dev;
40 static FILE *qtest_log_fp;
41 static CharBackend qtest_chr;
42 static GString *inbuf;
43 static int irq_levels[MAX_IRQ];
44 static qemu_timeval start_time;
45 static bool qtest_opened;
47 #define FMT_timeval "%ld.%06ld"
49 /**
50 * QTest Protocol
52 * Line based protocol, request/response based. Server can send async messages
53 * so clients should always handle many async messages before the response
54 * comes in.
56 * Valid requests
58 * Clock management:
60 * The qtest client is completely in charge of the QEMU_CLOCK_VIRTUAL. qtest commands
61 * let you adjust the value of the clock (monotonically). All the commands
62 * return the current value of the clock in nanoseconds.
64 * > clock_step
65 * < OK VALUE
67 * Advance the clock to the next deadline. Useful when waiting for
68 * asynchronous events.
70 * > clock_step NS
71 * < OK VALUE
73 * Advance the clock by NS nanoseconds.
75 * > clock_set NS
76 * < OK VALUE
78 * Advance the clock to NS nanoseconds (do nothing if it's already past).
80 * PIO and memory access:
82 * > outb ADDR VALUE
83 * < OK
85 * > outw ADDR VALUE
86 * < OK
88 * > outl ADDR VALUE
89 * < OK
91 * > inb ADDR
92 * < OK VALUE
94 * > inw ADDR
95 * < OK VALUE
97 * > inl ADDR
98 * < OK VALUE
100 * > writeb ADDR VALUE
101 * < OK
103 * > writew ADDR VALUE
104 * < OK
106 * > writel ADDR VALUE
107 * < OK
109 * > writeq ADDR VALUE
110 * < OK
112 * > readb ADDR
113 * < OK VALUE
115 * > readw ADDR
116 * < OK VALUE
118 * > readl ADDR
119 * < OK VALUE
121 * > readq ADDR
122 * < OK VALUE
124 * > read ADDR SIZE
125 * < OK DATA
127 * > write ADDR SIZE DATA
128 * < OK
130 * > b64read ADDR SIZE
131 * < OK B64_DATA
133 * > b64write ADDR SIZE B64_DATA
134 * < OK
136 * > memset ADDR SIZE VALUE
137 * < OK
139 * ADDR, SIZE, VALUE are all integers parsed with strtoul() with a base of 0.
140 * For 'memset' a zero size is permitted and does nothing.
142 * DATA is an arbitrarily long hex number prefixed with '0x'. If it's smaller
143 * than the expected size, the value will be zero filled at the end of the data
144 * sequence.
146 * B64_DATA is an arbitrarily long base64 encoded string.
147 * If the sizes do not match, the data will be truncated.
149 * IRQ management:
151 * > irq_intercept_in QOM-PATH
152 * < OK
154 * > irq_intercept_out QOM-PATH
155 * < OK
157 * Attach to the gpio-in (resp. gpio-out) pins exported by the device at
158 * QOM-PATH. When the pin is triggered, one of the following async messages
159 * will be printed to the qtest stream:
161 * IRQ raise NUM
162 * IRQ lower NUM
164 * where NUM is an IRQ number. For the PC, interrupts can be intercepted
165 * simply with "irq_intercept_in ioapic" (note that IRQ0 comes out with
166 * NUM=0 even though it is remapped to GSI 2).
169 static int hex2nib(char ch)
171 if (ch >= '0' && ch <= '9') {
172 return ch - '0';
173 } else if (ch >= 'a' && ch <= 'f') {
174 return 10 + (ch - 'a');
175 } else if (ch >= 'A' && ch <= 'F') {
176 return 10 + (ch - 'A');
177 } else {
178 return -1;
182 static void qtest_get_time(qemu_timeval *tv)
184 qemu_gettimeofday(tv);
185 tv->tv_sec -= start_time.tv_sec;
186 tv->tv_usec -= start_time.tv_usec;
187 if (tv->tv_usec < 0) {
188 tv->tv_usec += 1000000;
189 tv->tv_sec -= 1;
193 static void qtest_send_prefix(CharBackend *chr)
195 qemu_timeval tv;
197 if (!qtest_log_fp || !qtest_opened) {
198 return;
201 qtest_get_time(&tv);
202 fprintf(qtest_log_fp, "[S +" FMT_timeval "] ",
203 (long) tv.tv_sec, (long) tv.tv_usec);
206 static void GCC_FMT_ATTR(1, 2) qtest_log_send(const char *fmt, ...)
208 va_list ap;
210 if (!qtest_log_fp || !qtest_opened) {
211 return;
214 qtest_send_prefix(NULL);
216 va_start(ap, fmt);
217 vfprintf(qtest_log_fp, fmt, ap);
218 va_end(ap);
221 static void do_qtest_send(CharBackend *chr, const char *str, size_t len)
223 qemu_chr_fe_write_all(chr, (uint8_t *)str, len);
224 if (qtest_log_fp && qtest_opened) {
225 fprintf(qtest_log_fp, "%s", str);
229 static void qtest_send(CharBackend *chr, const char *str)
231 do_qtest_send(chr, str, strlen(str));
234 static void GCC_FMT_ATTR(2, 3) qtest_sendf(CharBackend *chr,
235 const char *fmt, ...)
237 va_list ap;
238 gchar *buffer;
240 va_start(ap, fmt);
241 buffer = g_strdup_vprintf(fmt, ap);
242 qtest_send(chr, buffer);
243 va_end(ap);
246 static void qtest_irq_handler(void *opaque, int n, int level)
248 qemu_irq old_irq = *(qemu_irq *)opaque;
249 qemu_set_irq(old_irq, level);
251 if (irq_levels[n] != level) {
252 CharBackend *chr = &qtest_chr;
253 irq_levels[n] = level;
254 qtest_send_prefix(chr);
255 qtest_sendf(chr, "IRQ %s %d\n",
256 level ? "raise" : "lower", n);
260 static void qtest_process_command(CharBackend *chr, gchar **words)
262 const gchar *command;
264 g_assert(words);
266 command = words[0];
268 if (qtest_log_fp) {
269 qemu_timeval tv;
270 int i;
272 qtest_get_time(&tv);
273 fprintf(qtest_log_fp, "[R +" FMT_timeval "]",
274 (long) tv.tv_sec, (long) tv.tv_usec);
275 for (i = 0; words[i]; i++) {
276 fprintf(qtest_log_fp, " %s", words[i]);
278 fprintf(qtest_log_fp, "\n");
281 g_assert(command);
282 if (strcmp(words[0], "irq_intercept_out") == 0
283 || strcmp(words[0], "irq_intercept_in") == 0) {
284 DeviceState *dev;
285 NamedGPIOList *ngl;
287 g_assert(words[1]);
288 dev = DEVICE(object_resolve_path(words[1], NULL));
289 if (!dev) {
290 qtest_send_prefix(chr);
291 qtest_send(chr, "FAIL Unknown device\n");
292 return;
295 if (irq_intercept_dev) {
296 qtest_send_prefix(chr);
297 if (irq_intercept_dev != dev) {
298 qtest_send(chr, "FAIL IRQ intercept already enabled\n");
299 } else {
300 qtest_send(chr, "OK\n");
302 return;
305 QLIST_FOREACH(ngl, &dev->gpios, node) {
306 /* We don't support intercept of named GPIOs yet */
307 if (ngl->name) {
308 continue;
310 if (words[0][14] == 'o') {
311 int i;
312 for (i = 0; i < ngl->num_out; ++i) {
313 qemu_irq *disconnected = g_new0(qemu_irq, 1);
314 qemu_irq icpt = qemu_allocate_irq(qtest_irq_handler,
315 disconnected, i);
317 *disconnected = qdev_intercept_gpio_out(dev, icpt,
318 ngl->name, i);
320 } else {
321 qemu_irq_intercept_in(ngl->in, qtest_irq_handler,
322 ngl->num_in);
325 irq_intercept_dev = dev;
326 qtest_send_prefix(chr);
327 qtest_send(chr, "OK\n");
329 } else if (strcmp(words[0], "outb") == 0 ||
330 strcmp(words[0], "outw") == 0 ||
331 strcmp(words[0], "outl") == 0) {
332 unsigned long addr;
333 unsigned long value;
335 g_assert(words[1] && words[2]);
336 g_assert(qemu_strtoul(words[1], NULL, 0, &addr) == 0);
337 g_assert(qemu_strtoul(words[2], NULL, 0, &value) == 0);
338 g_assert(addr <= 0xffff);
340 if (words[0][3] == 'b') {
341 cpu_outb(addr, value);
342 } else if (words[0][3] == 'w') {
343 cpu_outw(addr, value);
344 } else if (words[0][3] == 'l') {
345 cpu_outl(addr, value);
347 qtest_send_prefix(chr);
348 qtest_send(chr, "OK\n");
349 } else if (strcmp(words[0], "inb") == 0 ||
350 strcmp(words[0], "inw") == 0 ||
351 strcmp(words[0], "inl") == 0) {
352 unsigned long addr;
353 uint32_t value = -1U;
355 g_assert(words[1]);
356 g_assert(qemu_strtoul(words[1], NULL, 0, &addr) == 0);
357 g_assert(addr <= 0xffff);
359 if (words[0][2] == 'b') {
360 value = cpu_inb(addr);
361 } else if (words[0][2] == 'w') {
362 value = cpu_inw(addr);
363 } else if (words[0][2] == 'l') {
364 value = cpu_inl(addr);
366 qtest_send_prefix(chr);
367 qtest_sendf(chr, "OK 0x%04x\n", value);
368 } else if (strcmp(words[0], "writeb") == 0 ||
369 strcmp(words[0], "writew") == 0 ||
370 strcmp(words[0], "writel") == 0 ||
371 strcmp(words[0], "writeq") == 0) {
372 uint64_t addr;
373 uint64_t value;
375 g_assert(words[1] && words[2]);
376 g_assert(qemu_strtoull(words[1], NULL, 0, &addr) == 0);
377 g_assert(qemu_strtoull(words[2], NULL, 0, &value) == 0);
379 if (words[0][5] == 'b') {
380 uint8_t data = value;
381 cpu_physical_memory_write(addr, &data, 1);
382 } else if (words[0][5] == 'w') {
383 uint16_t data = value;
384 tswap16s(&data);
385 cpu_physical_memory_write(addr, &data, 2);
386 } else if (words[0][5] == 'l') {
387 uint32_t data = value;
388 tswap32s(&data);
389 cpu_physical_memory_write(addr, &data, 4);
390 } else if (words[0][5] == 'q') {
391 uint64_t data = value;
392 tswap64s(&data);
393 cpu_physical_memory_write(addr, &data, 8);
395 qtest_send_prefix(chr);
396 qtest_send(chr, "OK\n");
397 } else if (strcmp(words[0], "readb") == 0 ||
398 strcmp(words[0], "readw") == 0 ||
399 strcmp(words[0], "readl") == 0 ||
400 strcmp(words[0], "readq") == 0) {
401 uint64_t addr;
402 uint64_t value = UINT64_C(-1);
404 g_assert(words[1]);
405 g_assert(qemu_strtoull(words[1], NULL, 0, &addr) == 0);
407 if (words[0][4] == 'b') {
408 uint8_t data;
409 cpu_physical_memory_read(addr, &data, 1);
410 value = data;
411 } else if (words[0][4] == 'w') {
412 uint16_t data;
413 cpu_physical_memory_read(addr, &data, 2);
414 value = tswap16(data);
415 } else if (words[0][4] == 'l') {
416 uint32_t data;
417 cpu_physical_memory_read(addr, &data, 4);
418 value = tswap32(data);
419 } else if (words[0][4] == 'q') {
420 cpu_physical_memory_read(addr, &value, 8);
421 tswap64s(&value);
423 qtest_send_prefix(chr);
424 qtest_sendf(chr, "OK 0x%016" PRIx64 "\n", value);
425 } else if (strcmp(words[0], "read") == 0) {
426 uint64_t addr, len, i;
427 uint8_t *data;
428 char *enc;
430 g_assert(words[1] && words[2]);
431 g_assert(qemu_strtoull(words[1], NULL, 0, &addr) == 0);
432 g_assert(qemu_strtoull(words[2], NULL, 0, &len) == 0);
434 data = g_malloc(len);
435 cpu_physical_memory_read(addr, data, len);
437 enc = g_malloc(2 * len + 1);
438 for (i = 0; i < len; i++) {
439 sprintf(&enc[i * 2], "%02x", data[i]);
442 qtest_send_prefix(chr);
443 qtest_sendf(chr, "OK 0x%s\n", enc);
445 g_free(data);
446 g_free(enc);
447 } else if (strcmp(words[0], "b64read") == 0) {
448 uint64_t addr, len;
449 uint8_t *data;
450 gchar *b64_data;
452 g_assert(words[1] && words[2]);
453 g_assert(qemu_strtoull(words[1], NULL, 0, &addr) == 0);
454 g_assert(qemu_strtoull(words[2], NULL, 0, &len) == 0);
456 data = g_malloc(len);
457 cpu_physical_memory_read(addr, data, len);
458 b64_data = g_base64_encode(data, len);
459 qtest_send_prefix(chr);
460 qtest_sendf(chr, "OK %s\n", b64_data);
462 g_free(data);
463 g_free(b64_data);
464 } else if (strcmp(words[0], "write") == 0) {
465 uint64_t addr, len, i;
466 uint8_t *data;
467 size_t data_len;
469 g_assert(words[1] && words[2] && words[3]);
470 g_assert(qemu_strtoull(words[1], NULL, 0, &addr) == 0);
471 g_assert(qemu_strtoull(words[2], NULL, 0, &len) == 0);
473 data_len = strlen(words[3]);
474 if (data_len < 3) {
475 qtest_send(chr, "ERR invalid argument size\n");
476 return;
479 data = g_malloc(len);
480 for (i = 0; i < len; i++) {
481 if ((i * 2 + 4) <= data_len) {
482 data[i] = hex2nib(words[3][i * 2 + 2]) << 4;
483 data[i] |= hex2nib(words[3][i * 2 + 3]);
484 } else {
485 data[i] = 0;
488 cpu_physical_memory_write(addr, data, len);
489 g_free(data);
491 qtest_send_prefix(chr);
492 qtest_send(chr, "OK\n");
493 } else if (strcmp(words[0], "memset") == 0) {
494 uint64_t addr, len;
495 uint8_t *data;
496 unsigned long pattern;
498 g_assert(words[1] && words[2] && words[3]);
499 g_assert(qemu_strtoull(words[1], NULL, 0, &addr) == 0);
500 g_assert(qemu_strtoull(words[2], NULL, 0, &len) == 0);
501 g_assert(qemu_strtoul(words[3], NULL, 0, &pattern) == 0);
503 if (len) {
504 data = g_malloc(len);
505 memset(data, pattern, len);
506 cpu_physical_memory_write(addr, data, len);
507 g_free(data);
510 qtest_send_prefix(chr);
511 qtest_send(chr, "OK\n");
512 } else if (strcmp(words[0], "b64write") == 0) {
513 uint64_t addr, len;
514 uint8_t *data;
515 size_t data_len;
516 gsize out_len;
518 g_assert(words[1] && words[2] && words[3]);
519 g_assert(qemu_strtoull(words[1], NULL, 0, &addr) == 0);
520 g_assert(qemu_strtoull(words[2], NULL, 0, &len) == 0);
522 data_len = strlen(words[3]);
523 if (data_len < 3) {
524 qtest_send(chr, "ERR invalid argument size\n");
525 return;
528 data = g_base64_decode_inplace(words[3], &out_len);
529 if (out_len != len) {
530 qtest_log_send("b64write: data length mismatch (told %"PRIu64", "
531 "found %zu)\n",
532 len, out_len);
533 out_len = MIN(out_len, len);
536 cpu_physical_memory_write(addr, data, out_len);
538 qtest_send_prefix(chr);
539 qtest_send(chr, "OK\n");
540 } else if (strcmp(words[0], "endianness") == 0) {
541 qtest_send_prefix(chr);
542 #if defined(TARGET_WORDS_BIGENDIAN)
543 qtest_sendf(chr, "OK big\n");
544 #else
545 qtest_sendf(chr, "OK little\n");
546 #endif
547 #ifdef TARGET_PPC64
548 } else if (strcmp(words[0], "rtas") == 0) {
549 uint64_t res, args, ret;
550 unsigned long nargs, nret;
552 g_assert(qemu_strtoul(words[2], NULL, 0, &nargs) == 0);
553 g_assert(qemu_strtoull(words[3], NULL, 0, &args) == 0);
554 g_assert(qemu_strtoul(words[4], NULL, 0, &nret) == 0);
555 g_assert(qemu_strtoull(words[5], NULL, 0, &ret) == 0);
556 res = qtest_rtas_call(words[1], nargs, args, nret, ret);
558 qtest_send_prefix(chr);
559 qtest_sendf(chr, "OK %"PRIu64"\n", res);
560 #endif
561 } else if (qtest_enabled() && strcmp(words[0], "clock_step") == 0) {
562 int64_t ns;
564 if (words[1]) {
565 g_assert(qemu_strtoll(words[1], NULL, 0, &ns) == 0);
566 } else {
567 ns = qemu_clock_deadline_ns_all(QEMU_CLOCK_VIRTUAL);
569 qtest_clock_warp(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + ns);
570 qtest_send_prefix(chr);
571 qtest_sendf(chr, "OK %"PRIi64"\n",
572 (int64_t)qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
573 } else if (qtest_enabled() && strcmp(words[0], "clock_set") == 0) {
574 int64_t ns;
576 g_assert(words[1]);
577 g_assert(qemu_strtoll(words[1], NULL, 0, &ns) == 0);
578 qtest_clock_warp(ns);
579 qtest_send_prefix(chr);
580 qtest_sendf(chr, "OK %"PRIi64"\n",
581 (int64_t)qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
582 } else {
583 qtest_send_prefix(chr);
584 qtest_sendf(chr, "FAIL Unknown command '%s'\n", words[0]);
588 static void qtest_process_inbuf(CharBackend *chr, GString *inbuf)
590 char *end;
592 while ((end = strchr(inbuf->str, '\n')) != NULL) {
593 size_t offset;
594 GString *cmd;
595 gchar **words;
597 offset = end - inbuf->str;
599 cmd = g_string_new_len(inbuf->str, offset);
600 g_string_erase(inbuf, 0, offset + 1);
602 words = g_strsplit(cmd->str, " ", 0);
603 qtest_process_command(chr, words);
604 g_strfreev(words);
606 g_string_free(cmd, TRUE);
610 static void qtest_read(void *opaque, const uint8_t *buf, int size)
612 CharBackend *chr = opaque;
614 g_string_append_len(inbuf, (const gchar *)buf, size);
615 qtest_process_inbuf(chr, inbuf);
618 static int qtest_can_read(void *opaque)
620 return 1024;
623 static void qtest_event(void *opaque, int event)
625 int i;
627 switch (event) {
628 case CHR_EVENT_OPENED:
630 * We used to call qemu_system_reset() here, hoping we could
631 * use the same process for multiple tests that way. Never
632 * used. Injects an extra reset even when it's not used, and
633 * that can mess up tests, e.g. -boot once.
635 for (i = 0; i < ARRAY_SIZE(irq_levels); i++) {
636 irq_levels[i] = 0;
638 qemu_gettimeofday(&start_time);
639 qtest_opened = true;
640 if (qtest_log_fp) {
641 fprintf(qtest_log_fp, "[I " FMT_timeval "] OPENED\n",
642 (long) start_time.tv_sec, (long) start_time.tv_usec);
644 break;
645 case CHR_EVENT_CLOSED:
646 qtest_opened = false;
647 if (qtest_log_fp) {
648 qemu_timeval tv;
649 qtest_get_time(&tv);
650 fprintf(qtest_log_fp, "[I +" FMT_timeval "] CLOSED\n",
651 (long) tv.tv_sec, (long) tv.tv_usec);
653 break;
654 default:
655 break;
659 static int qtest_init_accel(MachineState *ms)
661 QemuOpts *opts = qemu_opts_create(qemu_find_opts("icount"), NULL, 0,
662 &error_abort);
663 qemu_opt_set(opts, "shift", "0", &error_abort);
664 configure_icount(opts, &error_abort);
665 qemu_opts_del(opts);
666 return 0;
669 void qtest_init(const char *qtest_chrdev, const char *qtest_log, Error **errp)
671 CharDriverState *chr;
673 chr = qemu_chr_new("qtest", qtest_chrdev);
675 if (chr == NULL) {
676 error_setg(errp, "Failed to initialize device for qtest: \"%s\"",
677 qtest_chrdev);
678 return;
681 if (qtest_log) {
682 if (strcmp(qtest_log, "none") != 0) {
683 qtest_log_fp = fopen(qtest_log, "w+");
685 } else {
686 qtest_log_fp = stderr;
689 qemu_chr_fe_init(&qtest_chr, chr, errp);
690 qemu_chr_fe_set_handlers(&qtest_chr, qtest_can_read, qtest_read,
691 qtest_event, &qtest_chr, NULL, true);
692 qemu_chr_fe_set_echo(&qtest_chr, true);
694 inbuf = g_string_new("");
697 bool qtest_driver(void)
699 return qtest_chr.chr != NULL;
702 static void qtest_accel_class_init(ObjectClass *oc, void *data)
704 AccelClass *ac = ACCEL_CLASS(oc);
705 ac->name = "QTest";
706 ac->available = qtest_available;
707 ac->init_machine = qtest_init_accel;
708 ac->allowed = &qtest_allowed;
711 #define TYPE_QTEST_ACCEL ACCEL_CLASS_NAME("qtest")
713 static const TypeInfo qtest_accel_type = {
714 .name = TYPE_QTEST_ACCEL,
715 .parent = TYPE_ACCEL,
716 .class_init = qtest_accel_class_init,
719 static void qtest_type_init(void)
721 type_register_static(&qtest_accel_type);
724 type_init(qtest_type_init);