4 * Copyright (c) 2012 SUSE LINUX Products GmbH
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see
18 * <http://www.gnu.org/licenses/gpl-2.0.html>
21 #include "qemu/osdep.h"
22 #include "qemu/error-report.h"
23 #include "qapi/error.h"
25 #include "internals.h"
26 #include "qemu-common.h"
27 #include "exec/exec-all.h"
28 #include "hw/qdev-properties.h"
29 #if !defined(CONFIG_USER_ONLY)
30 #include "hw/loader.h"
32 #include "hw/arm/arm.h"
33 #include "sysemu/sysemu.h"
34 #include "sysemu/hw_accel.h"
37 static void arm_cpu_set_pc(CPUState
*cs
, vaddr value
)
39 ARMCPU
*cpu
= ARM_CPU(cs
);
41 cpu
->env
.regs
[15] = value
;
44 static bool arm_cpu_has_work(CPUState
*cs
)
46 ARMCPU
*cpu
= ARM_CPU(cs
);
48 return (cpu
->power_state
!= PSCI_OFF
)
49 && cs
->interrupt_request
&
50 (CPU_INTERRUPT_FIQ
| CPU_INTERRUPT_HARD
51 | CPU_INTERRUPT_VFIQ
| CPU_INTERRUPT_VIRQ
52 | CPU_INTERRUPT_EXITTB
);
55 void arm_register_el_change_hook(ARMCPU
*cpu
, ARMELChangeHook
*hook
,
58 /* We currently only support registering a single hook function */
59 assert(!cpu
->el_change_hook
);
60 cpu
->el_change_hook
= hook
;
61 cpu
->el_change_hook_opaque
= opaque
;
64 static void cp_reg_reset(gpointer key
, gpointer value
, gpointer opaque
)
66 /* Reset a single ARMCPRegInfo register */
67 ARMCPRegInfo
*ri
= value
;
70 if (ri
->type
& (ARM_CP_SPECIAL
| ARM_CP_ALIAS
)) {
75 ri
->resetfn(&cpu
->env
, ri
);
79 /* A zero offset is never possible as it would be regs[0]
80 * so we use it to indicate that reset is being handled elsewhere.
81 * This is basically only used for fields in non-core coprocessors
82 * (like the pxa2xx ones).
84 if (!ri
->fieldoffset
) {
88 if (cpreg_field_is_64bit(ri
)) {
89 CPREG_FIELD64(&cpu
->env
, ri
) = ri
->resetvalue
;
91 CPREG_FIELD32(&cpu
->env
, ri
) = ri
->resetvalue
;
95 static void cp_reg_check_reset(gpointer key
, gpointer value
, gpointer opaque
)
97 /* Purely an assertion check: we've already done reset once,
98 * so now check that running the reset for the cpreg doesn't
99 * change its value. This traps bugs where two different cpregs
100 * both try to reset the same state field but to different values.
102 ARMCPRegInfo
*ri
= value
;
103 ARMCPU
*cpu
= opaque
;
104 uint64_t oldvalue
, newvalue
;
106 if (ri
->type
& (ARM_CP_SPECIAL
| ARM_CP_ALIAS
| ARM_CP_NO_RAW
)) {
110 oldvalue
= read_raw_cp_reg(&cpu
->env
, ri
);
111 cp_reg_reset(key
, value
, opaque
);
112 newvalue
= read_raw_cp_reg(&cpu
->env
, ri
);
113 assert(oldvalue
== newvalue
);
116 /* CPUClass::reset() */
117 static void arm_cpu_reset(CPUState
*s
)
119 ARMCPU
*cpu
= ARM_CPU(s
);
120 ARMCPUClass
*acc
= ARM_CPU_GET_CLASS(cpu
);
121 CPUARMState
*env
= &cpu
->env
;
123 acc
->parent_reset(s
);
125 memset(env
, 0, offsetof(CPUARMState
, end_reset_fields
));
127 g_hash_table_foreach(cpu
->cp_regs
, cp_reg_reset
, cpu
);
128 g_hash_table_foreach(cpu
->cp_regs
, cp_reg_check_reset
, cpu
);
130 env
->vfp
.xregs
[ARM_VFP_FPSID
] = cpu
->reset_fpsid
;
131 env
->vfp
.xregs
[ARM_VFP_MVFR0
] = cpu
->mvfr0
;
132 env
->vfp
.xregs
[ARM_VFP_MVFR1
] = cpu
->mvfr1
;
133 env
->vfp
.xregs
[ARM_VFP_MVFR2
] = cpu
->mvfr2
;
135 cpu
->power_state
= cpu
->start_powered_off
? PSCI_OFF
: PSCI_ON
;
136 s
->halted
= cpu
->start_powered_off
;
138 if (arm_feature(env
, ARM_FEATURE_IWMMXT
)) {
139 env
->iwmmxt
.cregs
[ARM_IWMMXT_wCID
] = 0x69051000 | 'Q';
142 if (arm_feature(env
, ARM_FEATURE_AARCH64
)) {
143 /* 64 bit CPUs always start in 64 bit mode */
145 #if defined(CONFIG_USER_ONLY)
146 env
->pstate
= PSTATE_MODE_EL0t
;
147 /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */
148 env
->cp15
.sctlr_el
[1] |= SCTLR_UCT
| SCTLR_UCI
| SCTLR_DZE
;
149 /* and to the FP/Neon instructions */
150 env
->cp15
.cpacr_el1
= deposit64(env
->cp15
.cpacr_el1
, 20, 2, 3);
152 /* Reset into the highest available EL */
153 if (arm_feature(env
, ARM_FEATURE_EL3
)) {
154 env
->pstate
= PSTATE_MODE_EL3h
;
155 } else if (arm_feature(env
, ARM_FEATURE_EL2
)) {
156 env
->pstate
= PSTATE_MODE_EL2h
;
158 env
->pstate
= PSTATE_MODE_EL1h
;
160 env
->pc
= cpu
->rvbar
;
163 #if defined(CONFIG_USER_ONLY)
164 /* Userspace expects access to cp10 and cp11 for FP/Neon */
165 env
->cp15
.cpacr_el1
= deposit64(env
->cp15
.cpacr_el1
, 20, 4, 0xf);
169 #if defined(CONFIG_USER_ONLY)
170 env
->uncached_cpsr
= ARM_CPU_MODE_USR
;
171 /* For user mode we must enable access to coprocessors */
172 env
->vfp
.xregs
[ARM_VFP_FPEXC
] = 1 << 30;
173 if (arm_feature(env
, ARM_FEATURE_IWMMXT
)) {
174 env
->cp15
.c15_cpar
= 3;
175 } else if (arm_feature(env
, ARM_FEATURE_XSCALE
)) {
176 env
->cp15
.c15_cpar
= 1;
179 /* SVC mode with interrupts disabled. */
180 env
->uncached_cpsr
= ARM_CPU_MODE_SVC
;
181 env
->daif
= PSTATE_D
| PSTATE_A
| PSTATE_I
| PSTATE_F
;
183 if (arm_feature(env
, ARM_FEATURE_M
)) {
184 uint32_t initial_msp
; /* Loaded from 0x0 */
185 uint32_t initial_pc
; /* Loaded from 0x4 */
188 /* For M profile we store FAULTMASK and PRIMASK in the
189 * PSTATE F and I bits; these are both clear at reset.
191 env
->daif
&= ~(PSTATE_I
| PSTATE_F
);
193 /* The reset value of this bit is IMPDEF, but ARM recommends
194 * that it resets to 1, so QEMU always does that rather than making
195 * it dependent on CPU model.
197 env
->v7m
.ccr
= R_V7M_CCR_STKALIGN_MASK
;
199 /* Unlike A/R profile, M profile defines the reset LR value */
200 env
->regs
[14] = 0xffffffff;
202 /* Load the initial SP and PC from the vector table at address 0 */
205 /* Address zero is covered by ROM which hasn't yet been
206 * copied into physical memory.
208 initial_msp
= ldl_p(rom
);
209 initial_pc
= ldl_p(rom
+ 4);
211 /* Address zero not covered by a ROM blob, or the ROM blob
212 * is in non-modifiable memory and this is a second reset after
213 * it got copied into memory. In the latter case, rom_ptr
214 * will return a NULL pointer and we should use ldl_phys instead.
216 initial_msp
= ldl_phys(s
->as
, 0);
217 initial_pc
= ldl_phys(s
->as
, 4);
220 env
->regs
[13] = initial_msp
& 0xFFFFFFFC;
221 env
->regs
[15] = initial_pc
& ~1;
222 env
->thumb
= initial_pc
& 1;
225 /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently
226 * executing as AArch32 then check if highvecs are enabled and
227 * adjust the PC accordingly.
229 if (A32_BANKED_CURRENT_REG_GET(env
, sctlr
) & SCTLR_V
) {
230 env
->regs
[15] = 0xFFFF0000;
233 env
->vfp
.xregs
[ARM_VFP_FPEXC
] = 0;
236 if (arm_feature(env
, ARM_FEATURE_PMSA
) &&
237 arm_feature(env
, ARM_FEATURE_V7
)) {
238 if (cpu
->pmsav7_dregion
> 0) {
239 memset(env
->pmsav7
.drbar
, 0,
240 sizeof(*env
->pmsav7
.drbar
) * cpu
->pmsav7_dregion
);
241 memset(env
->pmsav7
.drsr
, 0,
242 sizeof(*env
->pmsav7
.drsr
) * cpu
->pmsav7_dregion
);
243 memset(env
->pmsav7
.dracr
, 0,
244 sizeof(*env
->pmsav7
.dracr
) * cpu
->pmsav7_dregion
);
249 set_flush_to_zero(1, &env
->vfp
.standard_fp_status
);
250 set_flush_inputs_to_zero(1, &env
->vfp
.standard_fp_status
);
251 set_default_nan_mode(1, &env
->vfp
.standard_fp_status
);
252 set_float_detect_tininess(float_tininess_before_rounding
,
253 &env
->vfp
.fp_status
);
254 set_float_detect_tininess(float_tininess_before_rounding
,
255 &env
->vfp
.standard_fp_status
);
256 #ifndef CONFIG_USER_ONLY
258 kvm_arm_reset_vcpu(cpu
);
262 hw_breakpoint_update_all(cpu
);
263 hw_watchpoint_update_all(cpu
);
266 bool arm_cpu_exec_interrupt(CPUState
*cs
, int interrupt_request
)
268 CPUClass
*cc
= CPU_GET_CLASS(cs
);
269 CPUARMState
*env
= cs
->env_ptr
;
270 uint32_t cur_el
= arm_current_el(env
);
271 bool secure
= arm_is_secure(env
);
276 if (interrupt_request
& CPU_INTERRUPT_FIQ
) {
278 target_el
= arm_phys_excp_target_el(cs
, excp_idx
, cur_el
, secure
);
279 if (arm_excp_unmasked(cs
, excp_idx
, target_el
)) {
280 cs
->exception_index
= excp_idx
;
281 env
->exception
.target_el
= target_el
;
282 cc
->do_interrupt(cs
);
286 if (interrupt_request
& CPU_INTERRUPT_HARD
) {
288 target_el
= arm_phys_excp_target_el(cs
, excp_idx
, cur_el
, secure
);
289 if (arm_excp_unmasked(cs
, excp_idx
, target_el
)) {
290 cs
->exception_index
= excp_idx
;
291 env
->exception
.target_el
= target_el
;
292 cc
->do_interrupt(cs
);
296 if (interrupt_request
& CPU_INTERRUPT_VIRQ
) {
297 excp_idx
= EXCP_VIRQ
;
299 if (arm_excp_unmasked(cs
, excp_idx
, target_el
)) {
300 cs
->exception_index
= excp_idx
;
301 env
->exception
.target_el
= target_el
;
302 cc
->do_interrupt(cs
);
306 if (interrupt_request
& CPU_INTERRUPT_VFIQ
) {
307 excp_idx
= EXCP_VFIQ
;
309 if (arm_excp_unmasked(cs
, excp_idx
, target_el
)) {
310 cs
->exception_index
= excp_idx
;
311 env
->exception
.target_el
= target_el
;
312 cc
->do_interrupt(cs
);
320 #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
321 static bool arm_v7m_cpu_exec_interrupt(CPUState
*cs
, int interrupt_request
)
323 CPUClass
*cc
= CPU_GET_CLASS(cs
);
324 ARMCPU
*cpu
= ARM_CPU(cs
);
325 CPUARMState
*env
= &cpu
->env
;
328 /* ARMv7-M interrupt masking works differently than -A or -R.
329 * There is no FIQ/IRQ distinction. Instead of I and F bits
330 * masking FIQ and IRQ interrupts, an exception is taken only
331 * if it is higher priority than the current execution priority
332 * (which depends on state like BASEPRI, FAULTMASK and the
333 * currently active exception).
335 if (interrupt_request
& CPU_INTERRUPT_HARD
336 && (armv7m_nvic_can_take_pending_exception(env
->nvic
))) {
337 cs
->exception_index
= EXCP_IRQ
;
338 cc
->do_interrupt(cs
);
345 #ifndef CONFIG_USER_ONLY
346 static void arm_cpu_set_irq(void *opaque
, int irq
, int level
)
348 ARMCPU
*cpu
= opaque
;
349 CPUARMState
*env
= &cpu
->env
;
350 CPUState
*cs
= CPU(cpu
);
351 static const int mask
[] = {
352 [ARM_CPU_IRQ
] = CPU_INTERRUPT_HARD
,
353 [ARM_CPU_FIQ
] = CPU_INTERRUPT_FIQ
,
354 [ARM_CPU_VIRQ
] = CPU_INTERRUPT_VIRQ
,
355 [ARM_CPU_VFIQ
] = CPU_INTERRUPT_VFIQ
361 assert(arm_feature(env
, ARM_FEATURE_EL2
));
366 cpu_interrupt(cs
, mask
[irq
]);
368 cpu_reset_interrupt(cs
, mask
[irq
]);
372 g_assert_not_reached();
376 static void arm_cpu_kvm_set_irq(void *opaque
, int irq
, int level
)
379 ARMCPU
*cpu
= opaque
;
380 CPUState
*cs
= CPU(cpu
);
381 int kvm_irq
= KVM_ARM_IRQ_TYPE_CPU
<< KVM_ARM_IRQ_TYPE_SHIFT
;
385 kvm_irq
|= KVM_ARM_IRQ_CPU_IRQ
;
388 kvm_irq
|= KVM_ARM_IRQ_CPU_FIQ
;
391 g_assert_not_reached();
393 kvm_irq
|= cs
->cpu_index
<< KVM_ARM_IRQ_VCPU_SHIFT
;
394 kvm_set_irq(kvm_state
, kvm_irq
, level
? 1 : 0);
398 static bool arm_cpu_virtio_is_big_endian(CPUState
*cs
)
400 ARMCPU
*cpu
= ARM_CPU(cs
);
401 CPUARMState
*env
= &cpu
->env
;
403 cpu_synchronize_state(cs
);
404 return arm_cpu_data_is_big_endian(env
);
409 static inline void set_feature(CPUARMState
*env
, int feature
)
411 env
->features
|= 1ULL << feature
;
414 static inline void unset_feature(CPUARMState
*env
, int feature
)
416 env
->features
&= ~(1ULL << feature
);
420 print_insn_thumb1(bfd_vma pc
, disassemble_info
*info
)
422 return print_insn_arm(pc
| 1, info
);
425 static int arm_read_memory_func(bfd_vma memaddr
, bfd_byte
*b
,
426 int length
, struct disassemble_info
*info
)
428 assert(info
->read_memory_inner_func
);
429 assert((info
->flags
& INSN_ARM_BE32
) == 0 || length
== 2 || length
== 4);
431 if ((info
->flags
& INSN_ARM_BE32
) != 0 && length
== 2) {
432 assert(info
->endian
== BFD_ENDIAN_LITTLE
);
433 return info
->read_memory_inner_func(memaddr
^ 2, (bfd_byte
*)b
, 2,
436 return info
->read_memory_inner_func(memaddr
, b
, length
, info
);
440 static void arm_disas_set_info(CPUState
*cpu
, disassemble_info
*info
)
442 ARMCPU
*ac
= ARM_CPU(cpu
);
443 CPUARMState
*env
= &ac
->env
;
446 /* We might not be compiled with the A64 disassembler
447 * because it needs a C++ compiler. Leave print_insn
448 * unset in this case to use the caller default behaviour.
450 #if defined(CONFIG_ARM_A64_DIS)
451 info
->print_insn
= print_insn_arm_a64
;
453 } else if (env
->thumb
) {
454 info
->print_insn
= print_insn_thumb1
;
456 info
->print_insn
= print_insn_arm
;
458 if (bswap_code(arm_sctlr_b(env
))) {
459 #ifdef TARGET_WORDS_BIGENDIAN
460 info
->endian
= BFD_ENDIAN_LITTLE
;
462 info
->endian
= BFD_ENDIAN_BIG
;
465 if (info
->read_memory_inner_func
== NULL
) {
466 info
->read_memory_inner_func
= info
->read_memory_func
;
467 info
->read_memory_func
= arm_read_memory_func
;
469 info
->flags
&= ~INSN_ARM_BE32
;
470 if (arm_sctlr_b(env
)) {
471 info
->flags
|= INSN_ARM_BE32
;
475 uint64_t arm_cpu_mp_affinity(int idx
, uint8_t clustersz
)
477 uint32_t Aff1
= idx
/ clustersz
;
478 uint32_t Aff0
= idx
% clustersz
;
479 return (Aff1
<< ARM_AFF1_SHIFT
) | Aff0
;
482 static void arm_cpu_initfn(Object
*obj
)
484 CPUState
*cs
= CPU(obj
);
485 ARMCPU
*cpu
= ARM_CPU(obj
);
488 cs
->env_ptr
= &cpu
->env
;
489 cpu
->cp_regs
= g_hash_table_new_full(g_int_hash
, g_int_equal
,
492 #ifndef CONFIG_USER_ONLY
493 /* Our inbound IRQ and FIQ lines */
495 /* VIRQ and VFIQ are unused with KVM but we add them to maintain
496 * the same interface as non-KVM CPUs.
498 qdev_init_gpio_in(DEVICE(cpu
), arm_cpu_kvm_set_irq
, 4);
500 qdev_init_gpio_in(DEVICE(cpu
), arm_cpu_set_irq
, 4);
503 cpu
->gt_timer
[GTIMER_PHYS
] = timer_new(QEMU_CLOCK_VIRTUAL
, GTIMER_SCALE
,
504 arm_gt_ptimer_cb
, cpu
);
505 cpu
->gt_timer
[GTIMER_VIRT
] = timer_new(QEMU_CLOCK_VIRTUAL
, GTIMER_SCALE
,
506 arm_gt_vtimer_cb
, cpu
);
507 cpu
->gt_timer
[GTIMER_HYP
] = timer_new(QEMU_CLOCK_VIRTUAL
, GTIMER_SCALE
,
508 arm_gt_htimer_cb
, cpu
);
509 cpu
->gt_timer
[GTIMER_SEC
] = timer_new(QEMU_CLOCK_VIRTUAL
, GTIMER_SCALE
,
510 arm_gt_stimer_cb
, cpu
);
511 qdev_init_gpio_out(DEVICE(cpu
), cpu
->gt_timer_outputs
,
512 ARRAY_SIZE(cpu
->gt_timer_outputs
));
514 qdev_init_gpio_out_named(DEVICE(cpu
), &cpu
->gicv3_maintenance_interrupt
,
515 "gicv3-maintenance-interrupt", 1);
518 /* DTB consumers generally don't in fact care what the 'compatible'
519 * string is, so always provide some string and trust that a hypothetical
520 * picky DTB consumer will also provide a helpful error message.
522 cpu
->dtb_compatible
= "qemu,unknown";
523 cpu
->psci_version
= 1; /* By default assume PSCI v0.1 */
524 cpu
->kvm_target
= QEMU_KVM_ARM_TARGET_NONE
;
527 cpu
->psci_version
= 2; /* TCG implements PSCI 0.2 */
530 arm_translate_init();
535 static Property arm_cpu_reset_cbar_property
=
536 DEFINE_PROP_UINT64("reset-cbar", ARMCPU
, reset_cbar
, 0);
538 static Property arm_cpu_reset_hivecs_property
=
539 DEFINE_PROP_BOOL("reset-hivecs", ARMCPU
, reset_hivecs
, false);
541 static Property arm_cpu_rvbar_property
=
542 DEFINE_PROP_UINT64("rvbar", ARMCPU
, rvbar
, 0);
544 static Property arm_cpu_has_el2_property
=
545 DEFINE_PROP_BOOL("has_el2", ARMCPU
, has_el2
, true);
547 static Property arm_cpu_has_el3_property
=
548 DEFINE_PROP_BOOL("has_el3", ARMCPU
, has_el3
, true);
550 static Property arm_cpu_cfgend_property
=
551 DEFINE_PROP_BOOL("cfgend", ARMCPU
, cfgend
, false);
553 /* use property name "pmu" to match other archs and virt tools */
554 static Property arm_cpu_has_pmu_property
=
555 DEFINE_PROP_BOOL("pmu", ARMCPU
, has_pmu
, true);
557 static Property arm_cpu_has_mpu_property
=
558 DEFINE_PROP_BOOL("has-mpu", ARMCPU
, has_mpu
, true);
560 /* This is like DEFINE_PROP_UINT32 but it doesn't set the default value,
561 * because the CPU initfn will have already set cpu->pmsav7_dregion to
562 * the right value for that particular CPU type, and we don't want
563 * to override that with an incorrect constant value.
565 static Property arm_cpu_pmsav7_dregion_property
=
566 DEFINE_PROP_UNSIGNED_NODEFAULT("pmsav7-dregion", ARMCPU
,
568 qdev_prop_uint32
, uint32_t);
570 static void arm_cpu_post_init(Object
*obj
)
572 ARMCPU
*cpu
= ARM_CPU(obj
);
574 /* M profile implies PMSA. We have to do this here rather than
575 * in realize with the other feature-implication checks because
576 * we look at the PMSA bit to see if we should add some properties.
578 if (arm_feature(&cpu
->env
, ARM_FEATURE_M
)) {
579 set_feature(&cpu
->env
, ARM_FEATURE_PMSA
);
582 if (arm_feature(&cpu
->env
, ARM_FEATURE_CBAR
) ||
583 arm_feature(&cpu
->env
, ARM_FEATURE_CBAR_RO
)) {
584 qdev_property_add_static(DEVICE(obj
), &arm_cpu_reset_cbar_property
,
588 if (!arm_feature(&cpu
->env
, ARM_FEATURE_M
)) {
589 qdev_property_add_static(DEVICE(obj
), &arm_cpu_reset_hivecs_property
,
593 if (arm_feature(&cpu
->env
, ARM_FEATURE_AARCH64
)) {
594 qdev_property_add_static(DEVICE(obj
), &arm_cpu_rvbar_property
,
598 if (arm_feature(&cpu
->env
, ARM_FEATURE_EL3
)) {
599 /* Add the has_el3 state CPU property only if EL3 is allowed. This will
600 * prevent "has_el3" from existing on CPUs which cannot support EL3.
602 qdev_property_add_static(DEVICE(obj
), &arm_cpu_has_el3_property
,
605 #ifndef CONFIG_USER_ONLY
606 object_property_add_link(obj
, "secure-memory",
608 (Object
**)&cpu
->secure_memory
,
609 qdev_prop_allow_set_link_before_realize
,
610 OBJ_PROP_LINK_UNREF_ON_RELEASE
,
615 if (arm_feature(&cpu
->env
, ARM_FEATURE_EL2
)) {
616 qdev_property_add_static(DEVICE(obj
), &arm_cpu_has_el2_property
,
620 if (arm_feature(&cpu
->env
, ARM_FEATURE_PMU
)) {
621 qdev_property_add_static(DEVICE(obj
), &arm_cpu_has_pmu_property
,
625 if (arm_feature(&cpu
->env
, ARM_FEATURE_PMSA
)) {
626 qdev_property_add_static(DEVICE(obj
), &arm_cpu_has_mpu_property
,
628 if (arm_feature(&cpu
->env
, ARM_FEATURE_V7
)) {
629 qdev_property_add_static(DEVICE(obj
),
630 &arm_cpu_pmsav7_dregion_property
,
635 qdev_property_add_static(DEVICE(obj
), &arm_cpu_cfgend_property
,
639 static void arm_cpu_finalizefn(Object
*obj
)
641 ARMCPU
*cpu
= ARM_CPU(obj
);
642 g_hash_table_destroy(cpu
->cp_regs
);
645 static void arm_cpu_realizefn(DeviceState
*dev
, Error
**errp
)
647 CPUState
*cs
= CPU(dev
);
648 ARMCPU
*cpu
= ARM_CPU(dev
);
649 ARMCPUClass
*acc
= ARM_CPU_GET_CLASS(dev
);
650 CPUARMState
*env
= &cpu
->env
;
652 Error
*local_err
= NULL
;
654 cpu_exec_realizefn(cs
, &local_err
);
655 if (local_err
!= NULL
) {
656 error_propagate(errp
, local_err
);
660 /* Some features automatically imply others: */
661 if (arm_feature(env
, ARM_FEATURE_V8
)) {
662 set_feature(env
, ARM_FEATURE_V7
);
663 set_feature(env
, ARM_FEATURE_ARM_DIV
);
664 set_feature(env
, ARM_FEATURE_LPAE
);
666 if (arm_feature(env
, ARM_FEATURE_V7
)) {
667 set_feature(env
, ARM_FEATURE_VAPA
);
668 set_feature(env
, ARM_FEATURE_THUMB2
);
669 set_feature(env
, ARM_FEATURE_MPIDR
);
670 if (!arm_feature(env
, ARM_FEATURE_M
)) {
671 set_feature(env
, ARM_FEATURE_V6K
);
673 set_feature(env
, ARM_FEATURE_V6
);
676 /* Always define VBAR for V7 CPUs even if it doesn't exist in
677 * non-EL3 configs. This is needed by some legacy boards.
679 set_feature(env
, ARM_FEATURE_VBAR
);
681 if (arm_feature(env
, ARM_FEATURE_V6K
)) {
682 set_feature(env
, ARM_FEATURE_V6
);
683 set_feature(env
, ARM_FEATURE_MVFR
);
685 if (arm_feature(env
, ARM_FEATURE_V6
)) {
686 set_feature(env
, ARM_FEATURE_V5
);
687 if (!arm_feature(env
, ARM_FEATURE_M
)) {
688 set_feature(env
, ARM_FEATURE_AUXCR
);
691 if (arm_feature(env
, ARM_FEATURE_V5
)) {
692 set_feature(env
, ARM_FEATURE_V4T
);
694 if (arm_feature(env
, ARM_FEATURE_M
)) {
695 set_feature(env
, ARM_FEATURE_THUMB_DIV
);
697 if (arm_feature(env
, ARM_FEATURE_ARM_DIV
)) {
698 set_feature(env
, ARM_FEATURE_THUMB_DIV
);
700 if (arm_feature(env
, ARM_FEATURE_VFP4
)) {
701 set_feature(env
, ARM_FEATURE_VFP3
);
702 set_feature(env
, ARM_FEATURE_VFP_FP16
);
704 if (arm_feature(env
, ARM_FEATURE_VFP3
)) {
705 set_feature(env
, ARM_FEATURE_VFP
);
707 if (arm_feature(env
, ARM_FEATURE_LPAE
)) {
708 set_feature(env
, ARM_FEATURE_V7MP
);
709 set_feature(env
, ARM_FEATURE_PXN
);
711 if (arm_feature(env
, ARM_FEATURE_CBAR_RO
)) {
712 set_feature(env
, ARM_FEATURE_CBAR
);
714 if (arm_feature(env
, ARM_FEATURE_THUMB2
) &&
715 !arm_feature(env
, ARM_FEATURE_M
)) {
716 set_feature(env
, ARM_FEATURE_THUMB_DSP
);
719 if (arm_feature(env
, ARM_FEATURE_V7
) &&
720 !arm_feature(env
, ARM_FEATURE_M
) &&
721 !arm_feature(env
, ARM_FEATURE_PMSA
)) {
722 /* v7VMSA drops support for the old ARMv5 tiny pages, so we
727 /* For CPUs which might have tiny 1K pages, or which have an
728 * MPU and might have small region sizes, stick with 1K pages.
732 if (!set_preferred_target_page_bits(pagebits
)) {
733 /* This can only ever happen for hotplugging a CPU, or if
734 * the board code incorrectly creates a CPU which it has
735 * promised via minimum_page_size that it will not.
737 error_setg(errp
, "This CPU requires a smaller page size than the "
742 /* This cpu-id-to-MPIDR affinity is used only for TCG; KVM will override it.
743 * We don't support setting cluster ID ([16..23]) (known as Aff2
744 * in later ARM ARM versions), or any of the higher affinity level fields,
745 * so these bits always RAZ.
747 if (cpu
->mp_affinity
== ARM64_AFFINITY_INVALID
) {
748 cpu
->mp_affinity
= arm_cpu_mp_affinity(cs
->cpu_index
,
749 ARM_DEFAULT_CPUS_PER_CLUSTER
);
752 if (cpu
->reset_hivecs
) {
753 cpu
->reset_sctlr
|= (1 << 13);
757 if (arm_feature(&cpu
->env
, ARM_FEATURE_V7
)) {
758 cpu
->reset_sctlr
|= SCTLR_EE
;
760 cpu
->reset_sctlr
|= SCTLR_B
;
765 /* If the has_el3 CPU property is disabled then we need to disable the
768 unset_feature(env
, ARM_FEATURE_EL3
);
770 /* Disable the security extension feature bits in the processor feature
771 * registers as well. These are id_pfr1[7:4] and id_aa64pfr0[15:12].
773 cpu
->id_pfr1
&= ~0xf0;
774 cpu
->id_aa64pfr0
&= ~0xf000;
778 unset_feature(env
, ARM_FEATURE_EL2
);
782 unset_feature(env
, ARM_FEATURE_PMU
);
783 cpu
->id_aa64dfr0
&= ~0xf00;
786 if (!arm_feature(env
, ARM_FEATURE_EL2
)) {
787 /* Disable the hypervisor feature bits in the processor feature
788 * registers if we don't have EL2. These are id_pfr1[15:12] and
789 * id_aa64pfr0_el1[11:8].
791 cpu
->id_aa64pfr0
&= ~0xf00;
792 cpu
->id_pfr1
&= ~0xf000;
795 /* MPU can be configured out of a PMSA CPU either by setting has-mpu
796 * to false or by setting pmsav7-dregion to 0.
799 cpu
->pmsav7_dregion
= 0;
801 if (cpu
->pmsav7_dregion
== 0) {
802 cpu
->has_mpu
= false;
805 if (arm_feature(env
, ARM_FEATURE_PMSA
) &&
806 arm_feature(env
, ARM_FEATURE_V7
)) {
807 uint32_t nr
= cpu
->pmsav7_dregion
;
810 error_setg(errp
, "PMSAv7 MPU #regions invalid %" PRIu32
, nr
);
815 env
->pmsav7
.drbar
= g_new0(uint32_t, nr
);
816 env
->pmsav7
.drsr
= g_new0(uint32_t, nr
);
817 env
->pmsav7
.dracr
= g_new0(uint32_t, nr
);
821 if (arm_feature(env
, ARM_FEATURE_EL3
)) {
822 set_feature(env
, ARM_FEATURE_VBAR
);
825 register_cp_regs_for_features(cpu
);
826 arm_cpu_register_gdb_regs_for_features(cpu
);
828 init_cpreg_list(cpu
);
830 #ifndef CONFIG_USER_ONLY
840 if (!cpu
->secure_memory
) {
841 cpu
->secure_memory
= cs
->memory
;
843 as
= address_space_init_shareable(cpu
->secure_memory
,
844 "cpu-secure-memory");
845 cpu_address_space_init(cs
, as
, ARMASIdx_S
);
847 cpu_address_space_init(cs
,
848 address_space_init_shareable(cs
->memory
,
856 acc
->parent_realize(dev
, errp
);
859 static ObjectClass
*arm_cpu_class_by_name(const char *cpu_model
)
869 cpuname
= g_strsplit(cpu_model
, ",", 1);
870 typename
= g_strdup_printf("%s-" TYPE_ARM_CPU
, cpuname
[0]);
871 oc
= object_class_by_name(typename
);
874 if (!oc
|| !object_class_dynamic_cast(oc
, TYPE_ARM_CPU
) ||
875 object_class_is_abstract(oc
)) {
881 /* CPU models. These are not needed for the AArch64 linux-user build. */
882 #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
884 static void arm920t_initfn(Object
*obj
)
886 ARMCPU
*cpu
= ARM_CPU(obj
);
887 /* TODO: check features. */
888 set_feature(&cpu
->env
, ARM_FEATURE_V4T
);
889 cpu
->midr
= 0x41129200;
890 cpu
->ctr
= 0x0d172172;
891 cpu
->reset_sctlr
= 0x00000078;
894 static void arm926_initfn(Object
*obj
)
896 ARMCPU
*cpu
= ARM_CPU(obj
);
898 cpu
->dtb_compatible
= "arm,arm926";
899 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
900 set_feature(&cpu
->env
, ARM_FEATURE_VFP
);
901 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
902 set_feature(&cpu
->env
, ARM_FEATURE_CACHE_TEST_CLEAN
);
903 cpu
->midr
= 0x41069265;
904 cpu
->reset_fpsid
= 0x41011090;
905 cpu
->ctr
= 0x1dd20d2;
906 cpu
->reset_sctlr
= 0x00090078;
909 static void arm946_initfn(Object
*obj
)
911 ARMCPU
*cpu
= ARM_CPU(obj
);
913 cpu
->dtb_compatible
= "arm,arm946";
914 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
915 set_feature(&cpu
->env
, ARM_FEATURE_PMSA
);
916 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
917 cpu
->midr
= 0x41059461;
918 cpu
->ctr
= 0x0f004006;
919 cpu
->reset_sctlr
= 0x00000078;
922 static void arm1026_initfn(Object
*obj
)
924 ARMCPU
*cpu
= ARM_CPU(obj
);
926 cpu
->dtb_compatible
= "arm,arm1026";
927 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
928 set_feature(&cpu
->env
, ARM_FEATURE_VFP
);
929 set_feature(&cpu
->env
, ARM_FEATURE_AUXCR
);
930 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
931 set_feature(&cpu
->env
, ARM_FEATURE_CACHE_TEST_CLEAN
);
932 cpu
->midr
= 0x4106a262;
933 cpu
->reset_fpsid
= 0x410110a0;
934 cpu
->ctr
= 0x1dd20d2;
935 cpu
->reset_sctlr
= 0x00090078;
936 cpu
->reset_auxcr
= 1;
938 /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */
939 ARMCPRegInfo ifar
= {
940 .name
= "IFAR", .cp
= 15, .crn
= 6, .crm
= 0, .opc1
= 0, .opc2
= 1,
942 .fieldoffset
= offsetof(CPUARMState
, cp15
.ifar_ns
),
945 define_one_arm_cp_reg(cpu
, &ifar
);
949 static void arm1136_r2_initfn(Object
*obj
)
951 ARMCPU
*cpu
= ARM_CPU(obj
);
952 /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
953 * older core than plain "arm1136". In particular this does not
954 * have the v6K features.
955 * These ID register values are correct for 1136 but may be wrong
956 * for 1136_r2 (in particular r0p2 does not actually implement most
957 * of the ID registers).
960 cpu
->dtb_compatible
= "arm,arm1136";
961 set_feature(&cpu
->env
, ARM_FEATURE_V6
);
962 set_feature(&cpu
->env
, ARM_FEATURE_VFP
);
963 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
964 set_feature(&cpu
->env
, ARM_FEATURE_CACHE_DIRTY_REG
);
965 set_feature(&cpu
->env
, ARM_FEATURE_CACHE_BLOCK_OPS
);
966 cpu
->midr
= 0x4107b362;
967 cpu
->reset_fpsid
= 0x410120b4;
968 cpu
->mvfr0
= 0x11111111;
969 cpu
->mvfr1
= 0x00000000;
970 cpu
->ctr
= 0x1dd20d2;
971 cpu
->reset_sctlr
= 0x00050078;
972 cpu
->id_pfr0
= 0x111;
976 cpu
->id_mmfr0
= 0x01130003;
977 cpu
->id_mmfr1
= 0x10030302;
978 cpu
->id_mmfr2
= 0x01222110;
979 cpu
->id_isar0
= 0x00140011;
980 cpu
->id_isar1
= 0x12002111;
981 cpu
->id_isar2
= 0x11231111;
982 cpu
->id_isar3
= 0x01102131;
983 cpu
->id_isar4
= 0x141;
984 cpu
->reset_auxcr
= 7;
987 static void arm1136_initfn(Object
*obj
)
989 ARMCPU
*cpu
= ARM_CPU(obj
);
991 cpu
->dtb_compatible
= "arm,arm1136";
992 set_feature(&cpu
->env
, ARM_FEATURE_V6K
);
993 set_feature(&cpu
->env
, ARM_FEATURE_V6
);
994 set_feature(&cpu
->env
, ARM_FEATURE_VFP
);
995 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
996 set_feature(&cpu
->env
, ARM_FEATURE_CACHE_DIRTY_REG
);
997 set_feature(&cpu
->env
, ARM_FEATURE_CACHE_BLOCK_OPS
);
998 cpu
->midr
= 0x4117b363;
999 cpu
->reset_fpsid
= 0x410120b4;
1000 cpu
->mvfr0
= 0x11111111;
1001 cpu
->mvfr1
= 0x00000000;
1002 cpu
->ctr
= 0x1dd20d2;
1003 cpu
->reset_sctlr
= 0x00050078;
1004 cpu
->id_pfr0
= 0x111;
1008 cpu
->id_mmfr0
= 0x01130003;
1009 cpu
->id_mmfr1
= 0x10030302;
1010 cpu
->id_mmfr2
= 0x01222110;
1011 cpu
->id_isar0
= 0x00140011;
1012 cpu
->id_isar1
= 0x12002111;
1013 cpu
->id_isar2
= 0x11231111;
1014 cpu
->id_isar3
= 0x01102131;
1015 cpu
->id_isar4
= 0x141;
1016 cpu
->reset_auxcr
= 7;
1019 static void arm1176_initfn(Object
*obj
)
1021 ARMCPU
*cpu
= ARM_CPU(obj
);
1023 cpu
->dtb_compatible
= "arm,arm1176";
1024 set_feature(&cpu
->env
, ARM_FEATURE_V6K
);
1025 set_feature(&cpu
->env
, ARM_FEATURE_VFP
);
1026 set_feature(&cpu
->env
, ARM_FEATURE_VAPA
);
1027 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
1028 set_feature(&cpu
->env
, ARM_FEATURE_CACHE_DIRTY_REG
);
1029 set_feature(&cpu
->env
, ARM_FEATURE_CACHE_BLOCK_OPS
);
1030 set_feature(&cpu
->env
, ARM_FEATURE_EL3
);
1031 cpu
->midr
= 0x410fb767;
1032 cpu
->reset_fpsid
= 0x410120b5;
1033 cpu
->mvfr0
= 0x11111111;
1034 cpu
->mvfr1
= 0x00000000;
1035 cpu
->ctr
= 0x1dd20d2;
1036 cpu
->reset_sctlr
= 0x00050078;
1037 cpu
->id_pfr0
= 0x111;
1038 cpu
->id_pfr1
= 0x11;
1039 cpu
->id_dfr0
= 0x33;
1041 cpu
->id_mmfr0
= 0x01130003;
1042 cpu
->id_mmfr1
= 0x10030302;
1043 cpu
->id_mmfr2
= 0x01222100;
1044 cpu
->id_isar0
= 0x0140011;
1045 cpu
->id_isar1
= 0x12002111;
1046 cpu
->id_isar2
= 0x11231121;
1047 cpu
->id_isar3
= 0x01102131;
1048 cpu
->id_isar4
= 0x01141;
1049 cpu
->reset_auxcr
= 7;
1052 static void arm11mpcore_initfn(Object
*obj
)
1054 ARMCPU
*cpu
= ARM_CPU(obj
);
1056 cpu
->dtb_compatible
= "arm,arm11mpcore";
1057 set_feature(&cpu
->env
, ARM_FEATURE_V6K
);
1058 set_feature(&cpu
->env
, ARM_FEATURE_VFP
);
1059 set_feature(&cpu
->env
, ARM_FEATURE_VAPA
);
1060 set_feature(&cpu
->env
, ARM_FEATURE_MPIDR
);
1061 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
1062 cpu
->midr
= 0x410fb022;
1063 cpu
->reset_fpsid
= 0x410120b4;
1064 cpu
->mvfr0
= 0x11111111;
1065 cpu
->mvfr1
= 0x00000000;
1066 cpu
->ctr
= 0x1d192992; /* 32K icache 32K dcache */
1067 cpu
->id_pfr0
= 0x111;
1071 cpu
->id_mmfr0
= 0x01100103;
1072 cpu
->id_mmfr1
= 0x10020302;
1073 cpu
->id_mmfr2
= 0x01222000;
1074 cpu
->id_isar0
= 0x00100011;
1075 cpu
->id_isar1
= 0x12002111;
1076 cpu
->id_isar2
= 0x11221011;
1077 cpu
->id_isar3
= 0x01102131;
1078 cpu
->id_isar4
= 0x141;
1079 cpu
->reset_auxcr
= 1;
1082 static void cortex_m3_initfn(Object
*obj
)
1084 ARMCPU
*cpu
= ARM_CPU(obj
);
1085 set_feature(&cpu
->env
, ARM_FEATURE_V7
);
1086 set_feature(&cpu
->env
, ARM_FEATURE_M
);
1087 cpu
->midr
= 0x410fc231;
1088 cpu
->pmsav7_dregion
= 8;
1091 static void cortex_m4_initfn(Object
*obj
)
1093 ARMCPU
*cpu
= ARM_CPU(obj
);
1095 set_feature(&cpu
->env
, ARM_FEATURE_V7
);
1096 set_feature(&cpu
->env
, ARM_FEATURE_M
);
1097 set_feature(&cpu
->env
, ARM_FEATURE_THUMB_DSP
);
1098 cpu
->midr
= 0x410fc240; /* r0p0 */
1099 cpu
->pmsav7_dregion
= 8;
1101 static void arm_v7m_class_init(ObjectClass
*oc
, void *data
)
1103 CPUClass
*cc
= CPU_CLASS(oc
);
1105 #ifndef CONFIG_USER_ONLY
1106 cc
->do_interrupt
= arm_v7m_cpu_do_interrupt
;
1109 cc
->cpu_exec_interrupt
= arm_v7m_cpu_exec_interrupt
;
1112 static const ARMCPRegInfo cortexr5_cp_reginfo
[] = {
1113 /* Dummy the TCM region regs for the moment */
1114 { .name
= "ATCM", .cp
= 15, .opc1
= 0, .crn
= 9, .crm
= 1, .opc2
= 0,
1115 .access
= PL1_RW
, .type
= ARM_CP_CONST
},
1116 { .name
= "BTCM", .cp
= 15, .opc1
= 0, .crn
= 9, .crm
= 1, .opc2
= 1,
1117 .access
= PL1_RW
, .type
= ARM_CP_CONST
},
1118 { .name
= "DCACHE_INVAL", .cp
= 15, .opc1
= 0, .crn
= 15, .crm
= 5,
1119 .opc2
= 0, .access
= PL1_W
, .type
= ARM_CP_NOP
},
1123 static void cortex_r5_initfn(Object
*obj
)
1125 ARMCPU
*cpu
= ARM_CPU(obj
);
1127 set_feature(&cpu
->env
, ARM_FEATURE_V7
);
1128 set_feature(&cpu
->env
, ARM_FEATURE_THUMB_DIV
);
1129 set_feature(&cpu
->env
, ARM_FEATURE_ARM_DIV
);
1130 set_feature(&cpu
->env
, ARM_FEATURE_V7MP
);
1131 set_feature(&cpu
->env
, ARM_FEATURE_PMSA
);
1132 cpu
->midr
= 0x411fc153; /* r1p3 */
1133 cpu
->id_pfr0
= 0x0131;
1134 cpu
->id_pfr1
= 0x001;
1135 cpu
->id_dfr0
= 0x010400;
1137 cpu
->id_mmfr0
= 0x0210030;
1138 cpu
->id_mmfr1
= 0x00000000;
1139 cpu
->id_mmfr2
= 0x01200000;
1140 cpu
->id_mmfr3
= 0x0211;
1141 cpu
->id_isar0
= 0x2101111;
1142 cpu
->id_isar1
= 0x13112111;
1143 cpu
->id_isar2
= 0x21232141;
1144 cpu
->id_isar3
= 0x01112131;
1145 cpu
->id_isar4
= 0x0010142;
1146 cpu
->id_isar5
= 0x0;
1147 cpu
->mp_is_up
= true;
1148 cpu
->pmsav7_dregion
= 16;
1149 define_arm_cp_regs(cpu
, cortexr5_cp_reginfo
);
1152 static const ARMCPRegInfo cortexa8_cp_reginfo
[] = {
1153 { .name
= "L2LOCKDOWN", .cp
= 15, .crn
= 9, .crm
= 0, .opc1
= 1, .opc2
= 0,
1154 .access
= PL1_RW
, .type
= ARM_CP_CONST
, .resetvalue
= 0 },
1155 { .name
= "L2AUXCR", .cp
= 15, .crn
= 9, .crm
= 0, .opc1
= 1, .opc2
= 2,
1156 .access
= PL1_RW
, .type
= ARM_CP_CONST
, .resetvalue
= 0 },
1160 static void cortex_a8_initfn(Object
*obj
)
1162 ARMCPU
*cpu
= ARM_CPU(obj
);
1164 cpu
->dtb_compatible
= "arm,cortex-a8";
1165 set_feature(&cpu
->env
, ARM_FEATURE_V7
);
1166 set_feature(&cpu
->env
, ARM_FEATURE_VFP3
);
1167 set_feature(&cpu
->env
, ARM_FEATURE_NEON
);
1168 set_feature(&cpu
->env
, ARM_FEATURE_THUMB2EE
);
1169 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
1170 set_feature(&cpu
->env
, ARM_FEATURE_EL3
);
1171 cpu
->midr
= 0x410fc080;
1172 cpu
->reset_fpsid
= 0x410330c0;
1173 cpu
->mvfr0
= 0x11110222;
1174 cpu
->mvfr1
= 0x00011111;
1175 cpu
->ctr
= 0x82048004;
1176 cpu
->reset_sctlr
= 0x00c50078;
1177 cpu
->id_pfr0
= 0x1031;
1178 cpu
->id_pfr1
= 0x11;
1179 cpu
->id_dfr0
= 0x400;
1181 cpu
->id_mmfr0
= 0x31100003;
1182 cpu
->id_mmfr1
= 0x20000000;
1183 cpu
->id_mmfr2
= 0x01202000;
1184 cpu
->id_mmfr3
= 0x11;
1185 cpu
->id_isar0
= 0x00101111;
1186 cpu
->id_isar1
= 0x12112111;
1187 cpu
->id_isar2
= 0x21232031;
1188 cpu
->id_isar3
= 0x11112131;
1189 cpu
->id_isar4
= 0x00111142;
1190 cpu
->dbgdidr
= 0x15141000;
1191 cpu
->clidr
= (1 << 27) | (2 << 24) | 3;
1192 cpu
->ccsidr
[0] = 0xe007e01a; /* 16k L1 dcache. */
1193 cpu
->ccsidr
[1] = 0x2007e01a; /* 16k L1 icache. */
1194 cpu
->ccsidr
[2] = 0xf0000000; /* No L2 icache. */
1195 cpu
->reset_auxcr
= 2;
1196 define_arm_cp_regs(cpu
, cortexa8_cp_reginfo
);
1199 static const ARMCPRegInfo cortexa9_cp_reginfo
[] = {
1200 /* power_control should be set to maximum latency. Again,
1201 * default to 0 and set by private hook
1203 { .name
= "A9_PWRCTL", .cp
= 15, .crn
= 15, .crm
= 0, .opc1
= 0, .opc2
= 0,
1204 .access
= PL1_RW
, .resetvalue
= 0,
1205 .fieldoffset
= offsetof(CPUARMState
, cp15
.c15_power_control
) },
1206 { .name
= "A9_DIAG", .cp
= 15, .crn
= 15, .crm
= 0, .opc1
= 0, .opc2
= 1,
1207 .access
= PL1_RW
, .resetvalue
= 0,
1208 .fieldoffset
= offsetof(CPUARMState
, cp15
.c15_diagnostic
) },
1209 { .name
= "A9_PWRDIAG", .cp
= 15, .crn
= 15, .crm
= 0, .opc1
= 0, .opc2
= 2,
1210 .access
= PL1_RW
, .resetvalue
= 0,
1211 .fieldoffset
= offsetof(CPUARMState
, cp15
.c15_power_diagnostic
) },
1212 { .name
= "NEONBUSY", .cp
= 15, .crn
= 15, .crm
= 1, .opc1
= 0, .opc2
= 0,
1213 .access
= PL1_RW
, .resetvalue
= 0, .type
= ARM_CP_CONST
},
1214 /* TLB lockdown control */
1215 { .name
= "TLB_LOCKR", .cp
= 15, .crn
= 15, .crm
= 4, .opc1
= 5, .opc2
= 2,
1216 .access
= PL1_W
, .resetvalue
= 0, .type
= ARM_CP_NOP
},
1217 { .name
= "TLB_LOCKW", .cp
= 15, .crn
= 15, .crm
= 4, .opc1
= 5, .opc2
= 4,
1218 .access
= PL1_W
, .resetvalue
= 0, .type
= ARM_CP_NOP
},
1219 { .name
= "TLB_VA", .cp
= 15, .crn
= 15, .crm
= 5, .opc1
= 5, .opc2
= 2,
1220 .access
= PL1_RW
, .resetvalue
= 0, .type
= ARM_CP_CONST
},
1221 { .name
= "TLB_PA", .cp
= 15, .crn
= 15, .crm
= 6, .opc1
= 5, .opc2
= 2,
1222 .access
= PL1_RW
, .resetvalue
= 0, .type
= ARM_CP_CONST
},
1223 { .name
= "TLB_ATTR", .cp
= 15, .crn
= 15, .crm
= 7, .opc1
= 5, .opc2
= 2,
1224 .access
= PL1_RW
, .resetvalue
= 0, .type
= ARM_CP_CONST
},
1228 static void cortex_a9_initfn(Object
*obj
)
1230 ARMCPU
*cpu
= ARM_CPU(obj
);
1232 cpu
->dtb_compatible
= "arm,cortex-a9";
1233 set_feature(&cpu
->env
, ARM_FEATURE_V7
);
1234 set_feature(&cpu
->env
, ARM_FEATURE_VFP3
);
1235 set_feature(&cpu
->env
, ARM_FEATURE_VFP_FP16
);
1236 set_feature(&cpu
->env
, ARM_FEATURE_NEON
);
1237 set_feature(&cpu
->env
, ARM_FEATURE_THUMB2EE
);
1238 set_feature(&cpu
->env
, ARM_FEATURE_EL3
);
1239 /* Note that A9 supports the MP extensions even for
1240 * A9UP and single-core A9MP (which are both different
1241 * and valid configurations; we don't model A9UP).
1243 set_feature(&cpu
->env
, ARM_FEATURE_V7MP
);
1244 set_feature(&cpu
->env
, ARM_FEATURE_CBAR
);
1245 cpu
->midr
= 0x410fc090;
1246 cpu
->reset_fpsid
= 0x41033090;
1247 cpu
->mvfr0
= 0x11110222;
1248 cpu
->mvfr1
= 0x01111111;
1249 cpu
->ctr
= 0x80038003;
1250 cpu
->reset_sctlr
= 0x00c50078;
1251 cpu
->id_pfr0
= 0x1031;
1252 cpu
->id_pfr1
= 0x11;
1253 cpu
->id_dfr0
= 0x000;
1255 cpu
->id_mmfr0
= 0x00100103;
1256 cpu
->id_mmfr1
= 0x20000000;
1257 cpu
->id_mmfr2
= 0x01230000;
1258 cpu
->id_mmfr3
= 0x00002111;
1259 cpu
->id_isar0
= 0x00101111;
1260 cpu
->id_isar1
= 0x13112111;
1261 cpu
->id_isar2
= 0x21232041;
1262 cpu
->id_isar3
= 0x11112131;
1263 cpu
->id_isar4
= 0x00111142;
1264 cpu
->dbgdidr
= 0x35141000;
1265 cpu
->clidr
= (1 << 27) | (1 << 24) | 3;
1266 cpu
->ccsidr
[0] = 0xe00fe019; /* 16k L1 dcache. */
1267 cpu
->ccsidr
[1] = 0x200fe019; /* 16k L1 icache. */
1268 define_arm_cp_regs(cpu
, cortexa9_cp_reginfo
);
1271 #ifndef CONFIG_USER_ONLY
1272 static uint64_t a15_l2ctlr_read(CPUARMState
*env
, const ARMCPRegInfo
*ri
)
1274 /* Linux wants the number of processors from here.
1275 * Might as well set the interrupt-controller bit too.
1277 return ((smp_cpus
- 1) << 24) | (1 << 23);
1281 static const ARMCPRegInfo cortexa15_cp_reginfo
[] = {
1282 #ifndef CONFIG_USER_ONLY
1283 { .name
= "L2CTLR", .cp
= 15, .crn
= 9, .crm
= 0, .opc1
= 1, .opc2
= 2,
1284 .access
= PL1_RW
, .resetvalue
= 0, .readfn
= a15_l2ctlr_read
,
1285 .writefn
= arm_cp_write_ignore
, },
1287 { .name
= "L2ECTLR", .cp
= 15, .crn
= 9, .crm
= 0, .opc1
= 1, .opc2
= 3,
1288 .access
= PL1_RW
, .type
= ARM_CP_CONST
, .resetvalue
= 0 },
1292 static void cortex_a7_initfn(Object
*obj
)
1294 ARMCPU
*cpu
= ARM_CPU(obj
);
1296 cpu
->dtb_compatible
= "arm,cortex-a7";
1297 set_feature(&cpu
->env
, ARM_FEATURE_V7
);
1298 set_feature(&cpu
->env
, ARM_FEATURE_VFP4
);
1299 set_feature(&cpu
->env
, ARM_FEATURE_NEON
);
1300 set_feature(&cpu
->env
, ARM_FEATURE_THUMB2EE
);
1301 set_feature(&cpu
->env
, ARM_FEATURE_ARM_DIV
);
1302 set_feature(&cpu
->env
, ARM_FEATURE_GENERIC_TIMER
);
1303 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
1304 set_feature(&cpu
->env
, ARM_FEATURE_CBAR_RO
);
1305 set_feature(&cpu
->env
, ARM_FEATURE_LPAE
);
1306 set_feature(&cpu
->env
, ARM_FEATURE_EL3
);
1307 cpu
->kvm_target
= QEMU_KVM_ARM_TARGET_CORTEX_A7
;
1308 cpu
->midr
= 0x410fc075;
1309 cpu
->reset_fpsid
= 0x41023075;
1310 cpu
->mvfr0
= 0x10110222;
1311 cpu
->mvfr1
= 0x11111111;
1312 cpu
->ctr
= 0x84448003;
1313 cpu
->reset_sctlr
= 0x00c50078;
1314 cpu
->id_pfr0
= 0x00001131;
1315 cpu
->id_pfr1
= 0x00011011;
1316 cpu
->id_dfr0
= 0x02010555;
1317 cpu
->pmceid0
= 0x00000000;
1318 cpu
->pmceid1
= 0x00000000;
1319 cpu
->id_afr0
= 0x00000000;
1320 cpu
->id_mmfr0
= 0x10101105;
1321 cpu
->id_mmfr1
= 0x40000000;
1322 cpu
->id_mmfr2
= 0x01240000;
1323 cpu
->id_mmfr3
= 0x02102211;
1324 cpu
->id_isar0
= 0x01101110;
1325 cpu
->id_isar1
= 0x13112111;
1326 cpu
->id_isar2
= 0x21232041;
1327 cpu
->id_isar3
= 0x11112131;
1328 cpu
->id_isar4
= 0x10011142;
1329 cpu
->dbgdidr
= 0x3515f005;
1330 cpu
->clidr
= 0x0a200023;
1331 cpu
->ccsidr
[0] = 0x701fe00a; /* 32K L1 dcache */
1332 cpu
->ccsidr
[1] = 0x201fe00a; /* 32K L1 icache */
1333 cpu
->ccsidr
[2] = 0x711fe07a; /* 4096K L2 unified cache */
1334 define_arm_cp_regs(cpu
, cortexa15_cp_reginfo
); /* Same as A15 */
1337 static void cortex_a15_initfn(Object
*obj
)
1339 ARMCPU
*cpu
= ARM_CPU(obj
);
1341 cpu
->dtb_compatible
= "arm,cortex-a15";
1342 set_feature(&cpu
->env
, ARM_FEATURE_V7
);
1343 set_feature(&cpu
->env
, ARM_FEATURE_VFP4
);
1344 set_feature(&cpu
->env
, ARM_FEATURE_NEON
);
1345 set_feature(&cpu
->env
, ARM_FEATURE_THUMB2EE
);
1346 set_feature(&cpu
->env
, ARM_FEATURE_ARM_DIV
);
1347 set_feature(&cpu
->env
, ARM_FEATURE_GENERIC_TIMER
);
1348 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
1349 set_feature(&cpu
->env
, ARM_FEATURE_CBAR_RO
);
1350 set_feature(&cpu
->env
, ARM_FEATURE_LPAE
);
1351 set_feature(&cpu
->env
, ARM_FEATURE_EL3
);
1352 cpu
->kvm_target
= QEMU_KVM_ARM_TARGET_CORTEX_A15
;
1353 cpu
->midr
= 0x412fc0f1;
1354 cpu
->reset_fpsid
= 0x410430f0;
1355 cpu
->mvfr0
= 0x10110222;
1356 cpu
->mvfr1
= 0x11111111;
1357 cpu
->ctr
= 0x8444c004;
1358 cpu
->reset_sctlr
= 0x00c50078;
1359 cpu
->id_pfr0
= 0x00001131;
1360 cpu
->id_pfr1
= 0x00011011;
1361 cpu
->id_dfr0
= 0x02010555;
1362 cpu
->pmceid0
= 0x0000000;
1363 cpu
->pmceid1
= 0x00000000;
1364 cpu
->id_afr0
= 0x00000000;
1365 cpu
->id_mmfr0
= 0x10201105;
1366 cpu
->id_mmfr1
= 0x20000000;
1367 cpu
->id_mmfr2
= 0x01240000;
1368 cpu
->id_mmfr3
= 0x02102211;
1369 cpu
->id_isar0
= 0x02101110;
1370 cpu
->id_isar1
= 0x13112111;
1371 cpu
->id_isar2
= 0x21232041;
1372 cpu
->id_isar3
= 0x11112131;
1373 cpu
->id_isar4
= 0x10011142;
1374 cpu
->dbgdidr
= 0x3515f021;
1375 cpu
->clidr
= 0x0a200023;
1376 cpu
->ccsidr
[0] = 0x701fe00a; /* 32K L1 dcache */
1377 cpu
->ccsidr
[1] = 0x201fe00a; /* 32K L1 icache */
1378 cpu
->ccsidr
[2] = 0x711fe07a; /* 4096K L2 unified cache */
1379 define_arm_cp_regs(cpu
, cortexa15_cp_reginfo
);
1382 static void ti925t_initfn(Object
*obj
)
1384 ARMCPU
*cpu
= ARM_CPU(obj
);
1385 set_feature(&cpu
->env
, ARM_FEATURE_V4T
);
1386 set_feature(&cpu
->env
, ARM_FEATURE_OMAPCP
);
1387 cpu
->midr
= ARM_CPUID_TI925T
;
1388 cpu
->ctr
= 0x5109149;
1389 cpu
->reset_sctlr
= 0x00000070;
1392 static void sa1100_initfn(Object
*obj
)
1394 ARMCPU
*cpu
= ARM_CPU(obj
);
1396 cpu
->dtb_compatible
= "intel,sa1100";
1397 set_feature(&cpu
->env
, ARM_FEATURE_STRONGARM
);
1398 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
1399 cpu
->midr
= 0x4401A11B;
1400 cpu
->reset_sctlr
= 0x00000070;
1403 static void sa1110_initfn(Object
*obj
)
1405 ARMCPU
*cpu
= ARM_CPU(obj
);
1406 set_feature(&cpu
->env
, ARM_FEATURE_STRONGARM
);
1407 set_feature(&cpu
->env
, ARM_FEATURE_DUMMY_C15_REGS
);
1408 cpu
->midr
= 0x6901B119;
1409 cpu
->reset_sctlr
= 0x00000070;
1412 static void pxa250_initfn(Object
*obj
)
1414 ARMCPU
*cpu
= ARM_CPU(obj
);
1416 cpu
->dtb_compatible
= "marvell,xscale";
1417 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1418 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1419 cpu
->midr
= 0x69052100;
1420 cpu
->ctr
= 0xd172172;
1421 cpu
->reset_sctlr
= 0x00000078;
1424 static void pxa255_initfn(Object
*obj
)
1426 ARMCPU
*cpu
= ARM_CPU(obj
);
1428 cpu
->dtb_compatible
= "marvell,xscale";
1429 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1430 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1431 cpu
->midr
= 0x69052d00;
1432 cpu
->ctr
= 0xd172172;
1433 cpu
->reset_sctlr
= 0x00000078;
1436 static void pxa260_initfn(Object
*obj
)
1438 ARMCPU
*cpu
= ARM_CPU(obj
);
1440 cpu
->dtb_compatible
= "marvell,xscale";
1441 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1442 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1443 cpu
->midr
= 0x69052903;
1444 cpu
->ctr
= 0xd172172;
1445 cpu
->reset_sctlr
= 0x00000078;
1448 static void pxa261_initfn(Object
*obj
)
1450 ARMCPU
*cpu
= ARM_CPU(obj
);
1452 cpu
->dtb_compatible
= "marvell,xscale";
1453 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1454 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1455 cpu
->midr
= 0x69052d05;
1456 cpu
->ctr
= 0xd172172;
1457 cpu
->reset_sctlr
= 0x00000078;
1460 static void pxa262_initfn(Object
*obj
)
1462 ARMCPU
*cpu
= ARM_CPU(obj
);
1464 cpu
->dtb_compatible
= "marvell,xscale";
1465 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1466 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1467 cpu
->midr
= 0x69052d06;
1468 cpu
->ctr
= 0xd172172;
1469 cpu
->reset_sctlr
= 0x00000078;
1472 static void pxa270a0_initfn(Object
*obj
)
1474 ARMCPU
*cpu
= ARM_CPU(obj
);
1476 cpu
->dtb_compatible
= "marvell,xscale";
1477 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1478 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1479 set_feature(&cpu
->env
, ARM_FEATURE_IWMMXT
);
1480 cpu
->midr
= 0x69054110;
1481 cpu
->ctr
= 0xd172172;
1482 cpu
->reset_sctlr
= 0x00000078;
1485 static void pxa270a1_initfn(Object
*obj
)
1487 ARMCPU
*cpu
= ARM_CPU(obj
);
1489 cpu
->dtb_compatible
= "marvell,xscale";
1490 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1491 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1492 set_feature(&cpu
->env
, ARM_FEATURE_IWMMXT
);
1493 cpu
->midr
= 0x69054111;
1494 cpu
->ctr
= 0xd172172;
1495 cpu
->reset_sctlr
= 0x00000078;
1498 static void pxa270b0_initfn(Object
*obj
)
1500 ARMCPU
*cpu
= ARM_CPU(obj
);
1502 cpu
->dtb_compatible
= "marvell,xscale";
1503 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1504 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1505 set_feature(&cpu
->env
, ARM_FEATURE_IWMMXT
);
1506 cpu
->midr
= 0x69054112;
1507 cpu
->ctr
= 0xd172172;
1508 cpu
->reset_sctlr
= 0x00000078;
1511 static void pxa270b1_initfn(Object
*obj
)
1513 ARMCPU
*cpu
= ARM_CPU(obj
);
1515 cpu
->dtb_compatible
= "marvell,xscale";
1516 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1517 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1518 set_feature(&cpu
->env
, ARM_FEATURE_IWMMXT
);
1519 cpu
->midr
= 0x69054113;
1520 cpu
->ctr
= 0xd172172;
1521 cpu
->reset_sctlr
= 0x00000078;
1524 static void pxa270c0_initfn(Object
*obj
)
1526 ARMCPU
*cpu
= ARM_CPU(obj
);
1528 cpu
->dtb_compatible
= "marvell,xscale";
1529 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1530 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1531 set_feature(&cpu
->env
, ARM_FEATURE_IWMMXT
);
1532 cpu
->midr
= 0x69054114;
1533 cpu
->ctr
= 0xd172172;
1534 cpu
->reset_sctlr
= 0x00000078;
1537 static void pxa270c5_initfn(Object
*obj
)
1539 ARMCPU
*cpu
= ARM_CPU(obj
);
1541 cpu
->dtb_compatible
= "marvell,xscale";
1542 set_feature(&cpu
->env
, ARM_FEATURE_V5
);
1543 set_feature(&cpu
->env
, ARM_FEATURE_XSCALE
);
1544 set_feature(&cpu
->env
, ARM_FEATURE_IWMMXT
);
1545 cpu
->midr
= 0x69054117;
1546 cpu
->ctr
= 0xd172172;
1547 cpu
->reset_sctlr
= 0x00000078;
1550 #ifdef CONFIG_USER_ONLY
1551 static void arm_any_initfn(Object
*obj
)
1553 ARMCPU
*cpu
= ARM_CPU(obj
);
1554 set_feature(&cpu
->env
, ARM_FEATURE_V8
);
1555 set_feature(&cpu
->env
, ARM_FEATURE_VFP4
);
1556 set_feature(&cpu
->env
, ARM_FEATURE_NEON
);
1557 set_feature(&cpu
->env
, ARM_FEATURE_THUMB2EE
);
1558 set_feature(&cpu
->env
, ARM_FEATURE_V8_AES
);
1559 set_feature(&cpu
->env
, ARM_FEATURE_V8_SHA1
);
1560 set_feature(&cpu
->env
, ARM_FEATURE_V8_SHA256
);
1561 set_feature(&cpu
->env
, ARM_FEATURE_V8_PMULL
);
1562 set_feature(&cpu
->env
, ARM_FEATURE_CRC
);
1563 cpu
->midr
= 0xffffffff;
1567 #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */
1569 typedef struct ARMCPUInfo
{
1571 void (*initfn
)(Object
*obj
);
1572 void (*class_init
)(ObjectClass
*oc
, void *data
);
1575 static const ARMCPUInfo arm_cpus
[] = {
1576 #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
1577 { .name
= "arm920t", .initfn
= arm920t_initfn
},
1578 { .name
= "arm926", .initfn
= arm926_initfn
},
1579 { .name
= "arm946", .initfn
= arm946_initfn
},
1580 { .name
= "arm1026", .initfn
= arm1026_initfn
},
1581 /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
1582 * older core than plain "arm1136". In particular this does not
1583 * have the v6K features.
1585 { .name
= "arm1136-r2", .initfn
= arm1136_r2_initfn
},
1586 { .name
= "arm1136", .initfn
= arm1136_initfn
},
1587 { .name
= "arm1176", .initfn
= arm1176_initfn
},
1588 { .name
= "arm11mpcore", .initfn
= arm11mpcore_initfn
},
1589 { .name
= "cortex-m3", .initfn
= cortex_m3_initfn
,
1590 .class_init
= arm_v7m_class_init
},
1591 { .name
= "cortex-m4", .initfn
= cortex_m4_initfn
,
1592 .class_init
= arm_v7m_class_init
},
1593 { .name
= "cortex-r5", .initfn
= cortex_r5_initfn
},
1594 { .name
= "cortex-a7", .initfn
= cortex_a7_initfn
},
1595 { .name
= "cortex-a8", .initfn
= cortex_a8_initfn
},
1596 { .name
= "cortex-a9", .initfn
= cortex_a9_initfn
},
1597 { .name
= "cortex-a15", .initfn
= cortex_a15_initfn
},
1598 { .name
= "ti925t", .initfn
= ti925t_initfn
},
1599 { .name
= "sa1100", .initfn
= sa1100_initfn
},
1600 { .name
= "sa1110", .initfn
= sa1110_initfn
},
1601 { .name
= "pxa250", .initfn
= pxa250_initfn
},
1602 { .name
= "pxa255", .initfn
= pxa255_initfn
},
1603 { .name
= "pxa260", .initfn
= pxa260_initfn
},
1604 { .name
= "pxa261", .initfn
= pxa261_initfn
},
1605 { .name
= "pxa262", .initfn
= pxa262_initfn
},
1606 /* "pxa270" is an alias for "pxa270-a0" */
1607 { .name
= "pxa270", .initfn
= pxa270a0_initfn
},
1608 { .name
= "pxa270-a0", .initfn
= pxa270a0_initfn
},
1609 { .name
= "pxa270-a1", .initfn
= pxa270a1_initfn
},
1610 { .name
= "pxa270-b0", .initfn
= pxa270b0_initfn
},
1611 { .name
= "pxa270-b1", .initfn
= pxa270b1_initfn
},
1612 { .name
= "pxa270-c0", .initfn
= pxa270c0_initfn
},
1613 { .name
= "pxa270-c5", .initfn
= pxa270c5_initfn
},
1614 #ifdef CONFIG_USER_ONLY
1615 { .name
= "any", .initfn
= arm_any_initfn
},
1621 static Property arm_cpu_properties
[] = {
1622 DEFINE_PROP_BOOL("start-powered-off", ARMCPU
, start_powered_off
, false),
1623 DEFINE_PROP_UINT32("psci-conduit", ARMCPU
, psci_conduit
, 0),
1624 DEFINE_PROP_UINT32("midr", ARMCPU
, midr
, 0),
1625 DEFINE_PROP_UINT64("mp-affinity", ARMCPU
,
1626 mp_affinity
, ARM64_AFFINITY_INVALID
),
1627 DEFINE_PROP_INT32("node-id", ARMCPU
, node_id
, CPU_UNSET_NUMA_NODE_ID
),
1628 DEFINE_PROP_END_OF_LIST()
1631 #ifdef CONFIG_USER_ONLY
1632 static int arm_cpu_handle_mmu_fault(CPUState
*cs
, vaddr address
, int rw
,
1635 ARMCPU
*cpu
= ARM_CPU(cs
);
1636 CPUARMState
*env
= &cpu
->env
;
1638 env
->exception
.vaddress
= address
;
1640 cs
->exception_index
= EXCP_PREFETCH_ABORT
;
1642 cs
->exception_index
= EXCP_DATA_ABORT
;
1648 static gchar
*arm_gdb_arch_name(CPUState
*cs
)
1650 ARMCPU
*cpu
= ARM_CPU(cs
);
1651 CPUARMState
*env
= &cpu
->env
;
1653 if (arm_feature(env
, ARM_FEATURE_IWMMXT
)) {
1654 return g_strdup("iwmmxt");
1656 return g_strdup("arm");
1659 static void arm_cpu_class_init(ObjectClass
*oc
, void *data
)
1661 ARMCPUClass
*acc
= ARM_CPU_CLASS(oc
);
1662 CPUClass
*cc
= CPU_CLASS(acc
);
1663 DeviceClass
*dc
= DEVICE_CLASS(oc
);
1665 acc
->parent_realize
= dc
->realize
;
1666 dc
->realize
= arm_cpu_realizefn
;
1667 dc
->props
= arm_cpu_properties
;
1669 acc
->parent_reset
= cc
->reset
;
1670 cc
->reset
= arm_cpu_reset
;
1672 cc
->class_by_name
= arm_cpu_class_by_name
;
1673 cc
->has_work
= arm_cpu_has_work
;
1674 cc
->cpu_exec_interrupt
= arm_cpu_exec_interrupt
;
1675 cc
->dump_state
= arm_cpu_dump_state
;
1676 cc
->set_pc
= arm_cpu_set_pc
;
1677 cc
->gdb_read_register
= arm_cpu_gdb_read_register
;
1678 cc
->gdb_write_register
= arm_cpu_gdb_write_register
;
1679 #ifdef CONFIG_USER_ONLY
1680 cc
->handle_mmu_fault
= arm_cpu_handle_mmu_fault
;
1682 cc
->do_interrupt
= arm_cpu_do_interrupt
;
1683 cc
->do_unaligned_access
= arm_cpu_do_unaligned_access
;
1684 cc
->get_phys_page_attrs_debug
= arm_cpu_get_phys_page_attrs_debug
;
1685 cc
->asidx_from_attrs
= arm_asidx_from_attrs
;
1686 cc
->vmsd
= &vmstate_arm_cpu
;
1687 cc
->virtio_is_big_endian
= arm_cpu_virtio_is_big_endian
;
1688 cc
->write_elf64_note
= arm_cpu_write_elf64_note
;
1689 cc
->write_elf32_note
= arm_cpu_write_elf32_note
;
1691 cc
->gdb_num_core_regs
= 26;
1692 cc
->gdb_core_xml_file
= "arm-core.xml";
1693 cc
->gdb_arch_name
= arm_gdb_arch_name
;
1694 cc
->gdb_stop_before_watchpoint
= true;
1695 cc
->debug_excp_handler
= arm_debug_excp_handler
;
1696 cc
->debug_check_watchpoint
= arm_debug_check_watchpoint
;
1697 #if !defined(CONFIG_USER_ONLY)
1698 cc
->adjust_watchpoint_address
= arm_adjust_watchpoint_address
;
1701 cc
->disas_set_info
= arm_disas_set_info
;
1704 static void cpu_register(const ARMCPUInfo
*info
)
1706 TypeInfo type_info
= {
1707 .parent
= TYPE_ARM_CPU
,
1708 .instance_size
= sizeof(ARMCPU
),
1709 .instance_init
= info
->initfn
,
1710 .class_size
= sizeof(ARMCPUClass
),
1711 .class_init
= info
->class_init
,
1714 type_info
.name
= g_strdup_printf("%s-" TYPE_ARM_CPU
, info
->name
);
1715 type_register(&type_info
);
1716 g_free((void *)type_info
.name
);
1719 static const TypeInfo arm_cpu_type_info
= {
1720 .name
= TYPE_ARM_CPU
,
1722 .instance_size
= sizeof(ARMCPU
),
1723 .instance_init
= arm_cpu_initfn
,
1724 .instance_post_init
= arm_cpu_post_init
,
1725 .instance_finalize
= arm_cpu_finalizefn
,
1727 .class_size
= sizeof(ARMCPUClass
),
1728 .class_init
= arm_cpu_class_init
,
1731 static void arm_cpu_register_types(void)
1733 const ARMCPUInfo
*info
= arm_cpus
;
1735 type_register_static(&arm_cpu_type_info
);
1737 while (info
->name
) {
1743 type_init(arm_cpu_register_types
)