4 * Copyright (c) 2003-2005 Fabrice Bellard
5 * Copyright (c) 2013 SUSE LINUX Products GmbH
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2.1 of the License, or (at your option) any later version.
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #include "qemu/osdep.h"
22 #include "exec/gdbstub.h"
24 typedef struct RegisterSysregXmlParam
{
28 } RegisterSysregXmlParam
;
30 /* Old gdb always expect FPA registers. Newer (xml-aware) gdb only expect
31 whatever the target description contains. Due to a historical mishap
32 the FPA registers appear in between core integer regs and the CPSR.
33 We hack round this by giving the FPA regs zero size when talking to a
36 int arm_cpu_gdb_read_register(CPUState
*cs
, GByteArray
*mem_buf
, int n
)
38 ARMCPU
*cpu
= ARM_CPU(cs
);
39 CPUARMState
*env
= &cpu
->env
;
42 /* Core integer register. */
43 return gdb_get_reg32(mem_buf
, env
->regs
[n
]);
50 return gdb_get_zeroes(mem_buf
, 12);
54 /* FPA status register. */
58 return gdb_get_reg32(mem_buf
, 0);
60 /* CPSR, or XPSR for M-profile */
61 if (arm_feature(env
, ARM_FEATURE_M
)) {
62 return gdb_get_reg32(mem_buf
, xpsr_read(env
));
64 return gdb_get_reg32(mem_buf
, cpsr_read(env
));
67 /* Unknown register. */
71 int arm_cpu_gdb_write_register(CPUState
*cs
, uint8_t *mem_buf
, int n
)
73 ARMCPU
*cpu
= ARM_CPU(cs
);
74 CPUARMState
*env
= &cpu
->env
;
79 /* Mask out low bit of PC to workaround gdb bugs. This will probably
80 cause problems if we ever implement the Jazelle DBX extensions. */
86 /* Core integer register. */
90 if (n
< 24) { /* 16-23 */
91 /* FPA registers (ignored). */
99 /* FPA status register (ignored). */
105 /* CPSR, or XPSR for M-profile */
106 if (arm_feature(env
, ARM_FEATURE_M
)) {
108 * Don't allow writing to XPSR.Exception as it can cause
109 * a transition into or out of handler mode (it's not
110 * writeable via the MSR insn so this is a reasonable
111 * restriction). Other fields are safe to update.
113 xpsr_write(env
, tmp
, ~XPSR_EXCP
);
115 cpsr_write(env
, tmp
, 0xffffffff, CPSRWriteByGDBStub
);
119 /* Unknown register. */
123 static void arm_gen_one_xml_sysreg_tag(GString
*s
, DynamicGDBXMLInfo
*dyn_xml
,
124 ARMCPRegInfo
*ri
, uint32_t ri_key
,
125 int bitsize
, int regnum
)
127 g_string_append_printf(s
, "<reg name=\"%s\"", ri
->name
);
128 g_string_append_printf(s
, " bitsize=\"%d\"", bitsize
);
129 g_string_append_printf(s
, " regnum=\"%d\"", regnum
);
130 g_string_append_printf(s
, " group=\"cp_regs\"/>");
131 dyn_xml
->data
.cpregs
.keys
[dyn_xml
->num
] = ri_key
;
135 static void arm_register_sysreg_for_xml(gpointer key
, gpointer value
,
138 uint32_t ri_key
= *(uint32_t *)key
;
139 ARMCPRegInfo
*ri
= value
;
140 RegisterSysregXmlParam
*param
= (RegisterSysregXmlParam
*)p
;
141 GString
*s
= param
->s
;
142 ARMCPU
*cpu
= ARM_CPU(param
->cs
);
143 CPUARMState
*env
= &cpu
->env
;
144 DynamicGDBXMLInfo
*dyn_xml
= &cpu
->dyn_sysreg_xml
;
146 if (!(ri
->type
& (ARM_CP_NO_RAW
| ARM_CP_NO_GDB
))) {
147 if (arm_feature(env
, ARM_FEATURE_AARCH64
)) {
148 if (ri
->state
== ARM_CP_STATE_AA64
) {
149 arm_gen_one_xml_sysreg_tag(s
, dyn_xml
, ri
, ri_key
, 64,
153 if (ri
->state
== ARM_CP_STATE_AA32
) {
154 if (!arm_feature(env
, ARM_FEATURE_EL3
) &&
155 (ri
->secure
& ARM_CP_SECSTATE_S
)) {
158 if (ri
->type
& ARM_CP_64BIT
) {
159 arm_gen_one_xml_sysreg_tag(s
, dyn_xml
, ri
, ri_key
, 64,
162 arm_gen_one_xml_sysreg_tag(s
, dyn_xml
, ri
, ri_key
, 32,
170 int arm_gen_dynamic_sysreg_xml(CPUState
*cs
, int base_reg
)
172 ARMCPU
*cpu
= ARM_CPU(cs
);
173 GString
*s
= g_string_new(NULL
);
174 RegisterSysregXmlParam param
= {cs
, s
, base_reg
};
176 cpu
->dyn_sysreg_xml
.num
= 0;
177 cpu
->dyn_sysreg_xml
.data
.cpregs
.keys
= g_new(uint32_t, g_hash_table_size(cpu
->cp_regs
));
178 g_string_printf(s
, "<?xml version=\"1.0\"?>");
179 g_string_append_printf(s
, "<!DOCTYPE target SYSTEM \"gdb-target.dtd\">");
180 g_string_append_printf(s
, "<feature name=\"org.qemu.gdb.arm.sys.regs\">");
181 g_hash_table_foreach(cpu
->cp_regs
, arm_register_sysreg_for_xml
, ¶m
);
182 g_string_append_printf(s
, "</feature>");
183 cpu
->dyn_sysreg_xml
.desc
= g_string_free(s
, false);
184 return cpu
->dyn_sysreg_xml
.num
;
188 const char *gdb_type
;
190 const char sz
, suffix
;
193 static const struct TypeSize vec_lanes
[] = {
195 { "uint128", 128, 'q', 'u' },
196 { "int128", 128, 'q', 's' },
198 { "ieee_double", 64, 'd', 'f' },
199 { "uint64", 64, 'd', 'u' },
200 { "int64", 64, 'd', 's' },
202 { "ieee_single", 32, 's', 'f' },
203 { "uint32", 32, 's', 'u' },
204 { "int32", 32, 's', 's' },
206 { "ieee_half", 16, 'h', 'f' },
207 { "uint16", 16, 'h', 'u' },
208 { "int16", 16, 'h', 's' },
210 { "uint8", 8, 'b', 'u' },
211 { "int8", 8, 'b', 's' },
215 int arm_gen_dynamic_svereg_xml(CPUState
*cs
, int base_reg
)
217 ARMCPU
*cpu
= ARM_CPU(cs
);
218 GString
*s
= g_string_new(NULL
);
219 DynamicGDBXMLInfo
*info
= &cpu
->dyn_svereg_xml
;
220 g_autoptr(GString
) ts
= g_string_new("");
221 int i
, j
, bits
, reg_width
= (cpu
->sve_max_vq
* 128);
223 g_string_printf(s
, "<?xml version=\"1.0\"?>");
224 g_string_append_printf(s
, "<!DOCTYPE target SYSTEM \"gdb-target.dtd\">");
225 g_string_append_printf(s
, "<feature name=\"org.gnu.gdb.aarch64.sve\">");
227 /* First define types and totals in a whole VL */
228 for (i
= 0; i
< ARRAY_SIZE(vec_lanes
); i
++) {
229 int count
= reg_width
/ vec_lanes
[i
].size
;
230 g_string_printf(ts
, "svev%c%c", vec_lanes
[i
].sz
, vec_lanes
[i
].suffix
);
231 g_string_append_printf(s
,
232 "<vector id=\"%s\" type=\"%s\" count=\"%d\"/>",
233 ts
->str
, vec_lanes
[i
].gdb_type
, count
);
236 * Now define a union for each size group containing unsigned and
237 * signed and potentially float versions of each size from 128 to
240 for (bits
= 128, i
= 0; bits
>= 8; bits
/= 2, i
++) {
241 const char suf
[] = { 'q', 'd', 's', 'h', 'b' };
242 g_string_append_printf(s
, "<union id=\"svevn%c\">", suf
[i
]);
243 for (j
= 0; j
< ARRAY_SIZE(vec_lanes
); j
++) {
244 if (vec_lanes
[j
].size
== bits
) {
245 g_string_append_printf(s
, "<field name=\"%c\" type=\"svev%c%c\"/>",
247 vec_lanes
[j
].sz
, vec_lanes
[j
].suffix
);
250 g_string_append(s
, "</union>");
252 /* And now the final union of unions */
253 g_string_append(s
, "<union id=\"svev\">");
254 for (bits
= 128, i
= 0; bits
>= 8; bits
/= 2, i
++) {
255 const char suf
[] = { 'q', 'd', 's', 'h', 'b' };
256 g_string_append_printf(s
, "<field name=\"%c\" type=\"svevn%c\"/>",
259 g_string_append(s
, "</union>");
261 /* Finally the sve prefix type */
262 g_string_append_printf(s
,
263 "<vector id=\"svep\" type=\"uint8\" count=\"%d\"/>",
266 /* Then define each register in parts for each vq */
267 for (i
= 0; i
< 32; i
++) {
268 g_string_append_printf(s
,
269 "<reg name=\"z%d\" bitsize=\"%d\""
270 " regnum=\"%d\" type=\"svev\"/>",
271 i
, reg_width
, base_reg
++);
274 /* fpscr & status registers */
275 g_string_append_printf(s
, "<reg name=\"fpsr\" bitsize=\"32\""
276 " regnum=\"%d\" group=\"float\""
277 " type=\"int\"/>", base_reg
++);
278 g_string_append_printf(s
, "<reg name=\"fpcr\" bitsize=\"32\""
279 " regnum=\"%d\" group=\"float\""
280 " type=\"int\"/>", base_reg
++);
283 for (i
= 0; i
< 16; i
++) {
284 g_string_append_printf(s
,
285 "<reg name=\"p%d\" bitsize=\"%d\""
286 " regnum=\"%d\" type=\"svep\"/>",
287 i
, cpu
->sve_max_vq
* 16, base_reg
++);
290 g_string_append_printf(s
,
291 "<reg name=\"ffr\" bitsize=\"%d\""
292 " regnum=\"%d\" group=\"vector\""
294 cpu
->sve_max_vq
* 16, base_reg
++);
295 g_string_append_printf(s
,
296 "<reg name=\"vg\" bitsize=\"64\""
297 " regnum=\"%d\" type=\"int\"/>",
300 g_string_append_printf(s
, "</feature>");
301 cpu
->dyn_svereg_xml
.desc
= g_string_free(s
, false);
303 return cpu
->dyn_svereg_xml
.num
;
307 const char *arm_gdb_get_dynamic_xml(CPUState
*cs
, const char *xmlname
)
309 ARMCPU
*cpu
= ARM_CPU(cs
);
311 if (strcmp(xmlname
, "system-registers.xml") == 0) {
312 return cpu
->dyn_sysreg_xml
.desc
;
313 } else if (strcmp(xmlname
, "sve-registers.xml") == 0) {
314 return cpu
->dyn_svereg_xml
.desc
;