4 * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp>
5 * VA Linux Systems Japan K.K.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, see <http://www.gnu.org/licenses/>.
21 #include "qemu/osdep.h"
22 #include "hw/pci/pci.h"
23 #include "hw/pci/pci_bridge.h"
24 #include "hw/pci/pci_host.h"
25 #include "hw/pci/pci_bus.h"
32 #define PCI_DPRINTF(fmt, ...) \
33 do { printf("pci_host_data: " fmt , ## __VA_ARGS__); } while (0)
35 #define PCI_DPRINTF(fmt, ...)
40 * bit 16 - 24: bus number
41 * bit 8 - 15: devfun number
42 * bit 0 - 7: offset in configuration space of a given pci device
45 /* the helper function to get a PCIDevice* for a given pci address */
46 static inline PCIDevice
*pci_dev_find_by_addr(PCIBus
*bus
, uint32_t addr
)
48 uint8_t bus_num
= addr
>> 16;
49 uint8_t devfn
= addr
>> 8;
51 return pci_find_device(bus
, bus_num
, devfn
);
54 static void pci_adjust_config_limit(PCIBus
*bus
, uint32_t *limit
)
56 if (*limit
> PCI_CONFIG_SPACE_SIZE
) {
57 if (!pci_bus_allows_extended_config_space(bus
)) {
58 *limit
= PCI_CONFIG_SPACE_SIZE
;
62 if (!pci_bus_is_root(bus
)) {
63 PCIDevice
*bridge
= pci_bridge_get_device(bus
);
64 pci_adjust_config_limit(pci_get_bus(bridge
), limit
);
69 void pci_host_config_write_common(PCIDevice
*pci_dev
, uint32_t addr
,
70 uint32_t limit
, uint32_t val
, uint32_t len
)
72 pci_adjust_config_limit(pci_get_bus(pci_dev
), &limit
);
78 /* non-zero functions are only exposed when function 0 is present,
79 * allowing direct removal of unexposed functions.
81 if (pci_dev
->qdev
.hotplugged
&& !pci_get_function_0(pci_dev
)) {
85 trace_pci_cfg_write(pci_dev
->name
, PCI_SLOT(pci_dev
->devfn
),
86 PCI_FUNC(pci_dev
->devfn
), addr
, val
);
87 pci_dev
->config_write(pci_dev
, addr
, val
, MIN(len
, limit
- addr
));
90 uint32_t pci_host_config_read_common(PCIDevice
*pci_dev
, uint32_t addr
,
91 uint32_t limit
, uint32_t len
)
95 pci_adjust_config_limit(pci_get_bus(pci_dev
), &limit
);
101 /* non-zero functions are only exposed when function 0 is present,
102 * allowing direct removal of unexposed functions.
104 if (pci_dev
->qdev
.hotplugged
&& !pci_get_function_0(pci_dev
)) {
108 ret
= pci_dev
->config_read(pci_dev
, addr
, MIN(len
, limit
- addr
));
109 trace_pci_cfg_read(pci_dev
->name
, PCI_SLOT(pci_dev
->devfn
),
110 PCI_FUNC(pci_dev
->devfn
), addr
, ret
);
115 void pci_data_write(PCIBus
*s
, uint32_t addr
, uint32_t val
, int len
)
117 PCIDevice
*pci_dev
= pci_dev_find_by_addr(s
, addr
);
118 uint32_t config_addr
= addr
& (PCI_CONFIG_SPACE_SIZE
- 1);
124 PCI_DPRINTF("%s: %s: addr=%02" PRIx32
" val=%08" PRIx32
" len=%d\n",
125 __func__
, pci_dev
->name
, config_addr
, val
, len
);
126 pci_host_config_write_common(pci_dev
, config_addr
, PCI_CONFIG_SPACE_SIZE
,
130 uint32_t pci_data_read(PCIBus
*s
, uint32_t addr
, int len
)
132 PCIDevice
*pci_dev
= pci_dev_find_by_addr(s
, addr
);
133 uint32_t config_addr
= addr
& (PCI_CONFIG_SPACE_SIZE
- 1);
140 val
= pci_host_config_read_common(pci_dev
, config_addr
,
141 PCI_CONFIG_SPACE_SIZE
, len
);
142 PCI_DPRINTF("%s: %s: addr=%02"PRIx32
" val=%08"PRIx32
" len=%d\n",
143 __func__
, pci_dev
->name
, config_addr
, val
, len
);
148 static void pci_host_config_write(void *opaque
, hwaddr addr
,
149 uint64_t val
, unsigned len
)
151 PCIHostState
*s
= opaque
;
153 PCI_DPRINTF("%s addr " TARGET_FMT_plx
" len %d val %"PRIx64
"\n",
154 __func__
, addr
, len
, val
);
155 if (addr
!= 0 || len
!= 4) {
161 static uint64_t pci_host_config_read(void *opaque
, hwaddr addr
,
164 PCIHostState
*s
= opaque
;
165 uint32_t val
= s
->config_reg
;
167 PCI_DPRINTF("%s addr " TARGET_FMT_plx
" len %d val %"PRIx32
"\n",
168 __func__
, addr
, len
, val
);
172 static void pci_host_data_write(void *opaque
, hwaddr addr
,
173 uint64_t val
, unsigned len
)
175 PCIHostState
*s
= opaque
;
176 PCI_DPRINTF("write addr " TARGET_FMT_plx
" len %d val %x\n",
177 addr
, len
, (unsigned)val
);
178 if (s
->config_reg
& (1u << 31))
179 pci_data_write(s
->bus
, s
->config_reg
| (addr
& 3), val
, len
);
182 static uint64_t pci_host_data_read(void *opaque
,
183 hwaddr addr
, unsigned len
)
185 PCIHostState
*s
= opaque
;
187 if (!(s
->config_reg
& (1U << 31))) {
190 val
= pci_data_read(s
->bus
, s
->config_reg
| (addr
& 3), len
);
191 PCI_DPRINTF("read addr " TARGET_FMT_plx
" len %d val %x\n",
196 const MemoryRegionOps pci_host_conf_le_ops
= {
197 .read
= pci_host_config_read
,
198 .write
= pci_host_config_write
,
199 .endianness
= DEVICE_LITTLE_ENDIAN
,
202 const MemoryRegionOps pci_host_conf_be_ops
= {
203 .read
= pci_host_config_read
,
204 .write
= pci_host_config_write
,
205 .endianness
= DEVICE_BIG_ENDIAN
,
208 const MemoryRegionOps pci_host_data_le_ops
= {
209 .read
= pci_host_data_read
,
210 .write
= pci_host_data_write
,
211 .endianness
= DEVICE_LITTLE_ENDIAN
,
214 const MemoryRegionOps pci_host_data_be_ops
= {
215 .read
= pci_host_data_read
,
216 .write
= pci_host_data_write
,
217 .endianness
= DEVICE_BIG_ENDIAN
,
220 static const TypeInfo pci_host_type_info
= {
221 .name
= TYPE_PCI_HOST_BRIDGE
,
222 .parent
= TYPE_SYS_BUS_DEVICE
,
224 .class_size
= sizeof(PCIHostBridgeClass
),
225 .instance_size
= sizeof(PCIHostState
),
228 static void pci_host_register_types(void)
230 type_register_static(&pci_host_type_info
);
233 type_init(pci_host_register_types
)