2 * QEMU PowerPC CHRP (currently NewWorld PowerMac) hardware System Emulator
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 * PCI bus layout on a real G5 (U3 based):
27 * 0000:f0:0b.0 Host bridge [0600]: Apple Computer Inc. U3 AGP [106b:004b]
28 * 0000:f0:10.0 VGA compatible controller [0300]: ATI Technologies Inc RV350 AP [Radeon 9600] [1002:4150]
29 * 0001:00:00.0 Host bridge [0600]: Apple Computer Inc. CPC945 HT Bridge [106b:004a]
30 * 0001:00:01.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
31 * 0001:00:02.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
32 * 0001:00:03.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0045]
33 * 0001:00:04.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0046]
34 * 0001:00:05.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0047]
35 * 0001:00:06.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0048]
36 * 0001:00:07.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0049]
37 * 0001:01:07.0 Class [ff00]: Apple Computer Inc. K2 KeyLargo Mac/IO [106b:0041] (rev 20)
38 * 0001:01:08.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
39 * 0001:01:09.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
40 * 0001:02:0b.0 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
41 * 0001:02:0b.1 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
42 * 0001:02:0b.2 USB Controller [0c03]: NEC Corporation USB 2.0 [1033:00e0] (rev 04)
43 * 0001:03:0d.0 Class [ff00]: Apple Computer Inc. K2 ATA/100 [106b:0043]
44 * 0001:03:0e.0 FireWire (IEEE 1394) [0c00]: Apple Computer Inc. K2 FireWire [106b:0042]
45 * 0001:04:0f.0 Ethernet controller [0200]: Apple Computer Inc. K2 GMAC (Sun GEM) [106b:004c]
46 * 0001:05:0c.0 IDE interface [0101]: Broadcom K2 SATA [1166:0240]
49 #include "qemu/osdep.h"
50 #include "qemu-common.h"
51 #include "qapi/error.h"
52 #include "hw/ppc/ppc.h"
53 #include "hw/qdev-properties.h"
54 #include "hw/ppc/mac.h"
55 #include "hw/input/adb.h"
56 #include "hw/ppc/mac_dbdma.h"
57 #include "hw/pci/pci.h"
59 #include "sysemu/sysemu.h"
60 #include "hw/boards.h"
61 #include "hw/nvram/fw_cfg.h"
62 #include "hw/char/escc.h"
63 #include "hw/misc/macio/macio.h"
64 #include "hw/ppc/openpic.h"
66 #include "hw/loader.h"
67 #include "hw/fw-path-provider.h"
69 #include "qemu/error-report.h"
70 #include "sysemu/kvm.h"
71 #include "sysemu/reset.h"
74 #include "exec/address-spaces.h"
75 #include "hw/sysbus.h"
79 #define CFG_ADDR 0xf0000510
80 #define TBFREQ (100UL * 1000UL * 1000UL)
81 #define CLOCKFREQ (900UL * 1000UL * 1000UL)
82 #define BUSFREQ (100UL * 1000UL * 1000UL)
84 #define NDRV_VGA_FILENAME "qemu_vga.ndrv"
87 static void fw_cfg_boot_set(void *opaque
, const char *boot_device
,
90 fw_cfg_modify_i16(opaque
, FW_CFG_BOOT_DEVICE
, boot_device
[0]);
93 static uint64_t translate_kernel_address(void *opaque
, uint64_t addr
)
95 return (addr
& 0x0fffffff) + KERNEL_LOAD_ADDR
;
98 static void ppc_core99_reset(void *opaque
)
100 PowerPCCPU
*cpu
= opaque
;
103 /* 970 CPUs want to get their initial IP as part of their boot protocol */
104 cpu
->env
.nip
= PROM_ADDR
+ 0x100;
107 /* PowerPC Mac99 hardware initialisation */
108 static void ppc_core99_init(MachineState
*machine
)
110 ram_addr_t ram_size
= machine
->ram_size
;
111 const char *kernel_filename
= machine
->kernel_filename
;
112 const char *kernel_cmdline
= machine
->kernel_cmdline
;
113 const char *initrd_filename
= machine
->initrd_filename
;
114 const char *boot_device
= machine
->boot_order
;
115 Core99MachineState
*core99_machine
= CORE99_MACHINE(machine
);
116 PowerPCCPU
*cpu
= NULL
;
117 CPUPPCState
*env
= NULL
;
119 IrqLines
*openpic_irqs
;
120 int linux_boot
, i
, j
, k
;
121 MemoryRegion
*ram
= g_new(MemoryRegion
, 1), *bios
= g_new(MemoryRegion
, 1);
122 hwaddr kernel_base
, initrd_base
, cmdline_base
= 0;
123 long kernel_size
, initrd_size
;
124 UNINHostState
*uninorth_pci
;
126 NewWorldMacIOState
*macio
;
127 bool has_pmu
, has_adb
;
128 MACIOIDEState
*macio_ide
;
130 MacIONVRAMState
*nvr
;
133 DriveInfo
*hd
[MAX_IDE_BUS
* MAX_IDE_DEVS
];
137 DeviceState
*dev
, *pic_dev
;
138 hwaddr nvram_addr
= 0xFFF04000;
140 unsigned int smp_cpus
= machine
->smp
.cpus
;
142 linux_boot
= (kernel_filename
!= NULL
);
145 for (i
= 0; i
< smp_cpus
; i
++) {
146 cpu
= POWERPC_CPU(cpu_create(machine
->cpu_type
));
149 /* Set time-base frequency to 100 Mhz */
150 cpu_ppc_tb_init(env
, TBFREQ
);
151 qemu_register_reset(ppc_core99_reset
, cpu
);
155 memory_region_allocate_system_memory(ram
, NULL
, "ppc_core99.ram", ram_size
);
156 memory_region_add_subregion(get_system_memory(), 0, ram
);
158 /* allocate and load BIOS */
159 memory_region_init_ram(bios
, NULL
, "ppc_core99.bios", BIOS_SIZE
,
162 if (bios_name
== NULL
)
163 bios_name
= PROM_FILENAME
;
164 filename
= qemu_find_file(QEMU_FILE_TYPE_BIOS
, bios_name
);
165 memory_region_set_readonly(bios
, true);
166 memory_region_add_subregion(get_system_memory(), PROM_ADDR
, bios
);
168 /* Load OpenBIOS (ELF) */
170 bios_size
= load_elf(filename
, NULL
, NULL
, NULL
, NULL
,
171 NULL
, NULL
, 1, PPC_ELF_MACHINE
, 0, 0);
177 if (bios_size
< 0 || bios_size
> BIOS_SIZE
) {
178 error_report("could not load PowerPC bios '%s'", bios_name
);
183 uint64_t lowaddr
= 0;
191 kernel_base
= KERNEL_LOAD_ADDR
;
193 kernel_size
= load_elf(kernel_filename
, NULL
,
194 translate_kernel_address
, NULL
,
195 NULL
, &lowaddr
, NULL
, 1, PPC_ELF_MACHINE
,
198 kernel_size
= load_aout(kernel_filename
, kernel_base
,
199 ram_size
- kernel_base
, bswap_needed
,
202 kernel_size
= load_image_targphys(kernel_filename
,
204 ram_size
- kernel_base
);
205 if (kernel_size
< 0) {
206 error_report("could not load kernel '%s'", kernel_filename
);
210 if (initrd_filename
) {
211 initrd_base
= TARGET_PAGE_ALIGN(kernel_base
+ kernel_size
+ KERNEL_GAP
);
212 initrd_size
= load_image_targphys(initrd_filename
, initrd_base
,
213 ram_size
- initrd_base
);
214 if (initrd_size
< 0) {
215 error_report("could not load initial ram disk '%s'",
219 cmdline_base
= TARGET_PAGE_ALIGN(initrd_base
+ initrd_size
);
223 cmdline_base
= TARGET_PAGE_ALIGN(kernel_base
+ kernel_size
+ KERNEL_GAP
);
225 ppc_boot_device
= 'm';
231 ppc_boot_device
= '\0';
232 /* We consider that NewWorld PowerMac never have any floppy drive
233 * For now, OHW cannot boot from the network.
235 for (i
= 0; boot_device
[i
] != '\0'; i
++) {
236 if (boot_device
[i
] >= 'c' && boot_device
[i
] <= 'f') {
237 ppc_boot_device
= boot_device
[i
];
241 if (ppc_boot_device
== '\0') {
242 error_report("No valid boot device for Mac99 machine");
248 dev
= qdev_create(NULL
, TYPE_UNI_NORTH
);
249 qdev_init_nofail(dev
);
250 s
= SYS_BUS_DEVICE(dev
);
251 memory_region_add_subregion(get_system_memory(), 0xf8000000,
252 sysbus_mmio_get_region(s
, 0));
254 openpic_irqs
= g_new0(IrqLines
, smp_cpus
);
255 for (i
= 0; i
< smp_cpus
; i
++) {
256 /* Mac99 IRQ connection between OpenPIC outputs pins
257 * and PowerPC input pins
259 switch (PPC_INPUT(env
)) {
260 case PPC_FLAGS_INPUT_6xx
:
261 openpic_irqs
[i
].irq
[OPENPIC_OUTPUT_INT
] =
262 ((qemu_irq
*)env
->irq_inputs
)[PPC6xx_INPUT_INT
];
263 openpic_irqs
[i
].irq
[OPENPIC_OUTPUT_CINT
] =
264 ((qemu_irq
*)env
->irq_inputs
)[PPC6xx_INPUT_INT
];
265 openpic_irqs
[i
].irq
[OPENPIC_OUTPUT_MCK
] =
266 ((qemu_irq
*)env
->irq_inputs
)[PPC6xx_INPUT_MCP
];
267 /* Not connected ? */
268 openpic_irqs
[i
].irq
[OPENPIC_OUTPUT_DEBUG
] = NULL
;
270 openpic_irqs
[i
].irq
[OPENPIC_OUTPUT_RESET
] =
271 ((qemu_irq
*)env
->irq_inputs
)[PPC6xx_INPUT_HRESET
];
273 #if defined(TARGET_PPC64)
274 case PPC_FLAGS_INPUT_970
:
275 openpic_irqs
[i
].irq
[OPENPIC_OUTPUT_INT
] =
276 ((qemu_irq
*)env
->irq_inputs
)[PPC970_INPUT_INT
];
277 openpic_irqs
[i
].irq
[OPENPIC_OUTPUT_CINT
] =
278 ((qemu_irq
*)env
->irq_inputs
)[PPC970_INPUT_INT
];
279 openpic_irqs
[i
].irq
[OPENPIC_OUTPUT_MCK
] =
280 ((qemu_irq
*)env
->irq_inputs
)[PPC970_INPUT_MCP
];
281 /* Not connected ? */
282 openpic_irqs
[i
].irq
[OPENPIC_OUTPUT_DEBUG
] = NULL
;
284 openpic_irqs
[i
].irq
[OPENPIC_OUTPUT_RESET
] =
285 ((qemu_irq
*)env
->irq_inputs
)[PPC970_INPUT_HRESET
];
287 #endif /* defined(TARGET_PPC64) */
289 error_report("Bus model not supported on mac99 machine");
294 pic_dev
= qdev_create(NULL
, TYPE_OPENPIC
);
295 qdev_prop_set_uint32(pic_dev
, "model", OPENPIC_MODEL_KEYLARGO
);
296 qdev_init_nofail(pic_dev
);
297 s
= SYS_BUS_DEVICE(pic_dev
);
299 for (i
= 0; i
< smp_cpus
; i
++) {
300 for (j
= 0; j
< OPENPIC_OUTPUT_NB
; j
++) {
301 sysbus_connect_irq(s
, k
++, openpic_irqs
[i
].irq
[j
]);
304 g_free(openpic_irqs
);
306 if (PPC_INPUT(env
) == PPC_FLAGS_INPUT_970
) {
307 /* 970 gets a U3 bus */
308 /* Uninorth AGP bus */
309 dev
= qdev_create(NULL
, TYPE_U3_AGP_HOST_BRIDGE
);
310 object_property_set_link(OBJECT(dev
), OBJECT(pic_dev
), "pic",
312 qdev_init_nofail(dev
);
313 uninorth_pci
= U3_AGP_HOST_BRIDGE(dev
);
314 s
= SYS_BUS_DEVICE(dev
);
316 memory_region_add_subregion(get_system_memory(), 0x80000000ULL
,
317 sysbus_mmio_get_region(s
, 2));
318 /* Register 8 MB of ISA IO space */
319 memory_region_add_subregion(get_system_memory(), 0xf2000000,
320 sysbus_mmio_get_region(s
, 3));
321 sysbus_mmio_map(s
, 0, 0xf0800000);
322 sysbus_mmio_map(s
, 1, 0xf0c00000);
324 machine_arch
= ARCH_MAC99_U3
;
326 /* Use values found on a real PowerMac */
327 /* Uninorth AGP bus */
328 dev
= qdev_create(NULL
, TYPE_UNI_NORTH_AGP_HOST_BRIDGE
);
329 object_property_set_link(OBJECT(dev
), OBJECT(pic_dev
), "pic",
331 qdev_init_nofail(dev
);
332 s
= SYS_BUS_DEVICE(dev
);
333 sysbus_mmio_map(s
, 0, 0xf0800000);
334 sysbus_mmio_map(s
, 1, 0xf0c00000);
336 /* Uninorth internal bus */
337 dev
= qdev_create(NULL
, TYPE_UNI_NORTH_INTERNAL_PCI_HOST_BRIDGE
);
338 object_property_set_link(OBJECT(dev
), OBJECT(pic_dev
), "pic",
340 qdev_init_nofail(dev
);
341 s
= SYS_BUS_DEVICE(dev
);
342 sysbus_mmio_map(s
, 0, 0xf4800000);
343 sysbus_mmio_map(s
, 1, 0xf4c00000);
345 /* Uninorth main bus */
346 dev
= qdev_create(NULL
, TYPE_UNI_NORTH_PCI_HOST_BRIDGE
);
347 qdev_prop_set_uint32(dev
, "ofw-addr", 0xf2000000);
348 object_property_set_link(OBJECT(dev
), OBJECT(pic_dev
), "pic",
350 qdev_init_nofail(dev
);
351 uninorth_pci
= UNI_NORTH_PCI_HOST_BRIDGE(dev
);
352 s
= SYS_BUS_DEVICE(dev
);
354 memory_region_add_subregion(get_system_memory(), 0x80000000ULL
,
355 sysbus_mmio_get_region(s
, 2));
356 /* Register 8 MB of ISA IO space */
357 memory_region_add_subregion(get_system_memory(), 0xf2000000,
358 sysbus_mmio_get_region(s
, 3));
359 sysbus_mmio_map(s
, 0, 0xf2800000);
360 sysbus_mmio_map(s
, 1, 0xf2c00000);
362 machine_arch
= ARCH_MAC99
;
365 machine
->usb
|= defaults_enabled() && !machine
->usb_disabled
;
366 has_pmu
= (core99_machine
->via_config
!= CORE99_VIA_CONFIG_CUDA
);
367 has_adb
= (core99_machine
->via_config
== CORE99_VIA_CONFIG_CUDA
||
368 core99_machine
->via_config
== CORE99_VIA_CONFIG_PMU_ADB
);
370 /* Timebase Frequency */
372 tbfreq
= kvmppc_get_tbfreq();
377 /* init basic PC hardware */
378 pci_bus
= PCI_HOST_BRIDGE(uninorth_pci
)->bus
;
381 macio
= NEWWORLD_MACIO(pci_create(pci_bus
, -1, TYPE_NEWWORLD_MACIO
));
383 qdev_prop_set_uint64(dev
, "frequency", tbfreq
);
384 qdev_prop_set_bit(dev
, "has-pmu", has_pmu
);
385 qdev_prop_set_bit(dev
, "has-adb", has_adb
);
386 object_property_set_link(OBJECT(macio
), OBJECT(pic_dev
), "pic",
388 qdev_init_nofail(dev
);
390 /* We only emulate 2 out of 3 IDE controllers for now */
391 ide_drive_get(hd
, ARRAY_SIZE(hd
));
393 macio_ide
= MACIO_IDE(object_resolve_path_component(OBJECT(macio
),
395 macio_ide_init_drives(macio_ide
, hd
);
397 macio_ide
= MACIO_IDE(object_resolve_path_component(OBJECT(macio
),
399 macio_ide_init_drives(macio_ide
, &hd
[MAX_IDE_DEVS
]);
403 dev
= DEVICE(object_resolve_path_component(OBJECT(macio
), "pmu"));
405 dev
= DEVICE(object_resolve_path_component(OBJECT(macio
), "cuda"));
408 adb_bus
= qdev_get_child_bus(dev
, "adb.0");
409 dev
= qdev_create(adb_bus
, TYPE_ADB_KEYBOARD
);
410 qdev_prop_set_bit(dev
, "disable-direct-reg3-writes", true);
411 qdev_init_nofail(dev
);
413 dev
= qdev_create(adb_bus
, TYPE_ADB_MOUSE
);
414 qdev_prop_set_bit(dev
, "disable-direct-reg3-writes", true);
415 qdev_init_nofail(dev
);
419 pci_create_simple(pci_bus
, -1, "pci-ohci");
421 /* U3 needs to use USB for input because Linux doesn't support via-cuda
423 if (!has_adb
|| machine_arch
== ARCH_MAC99_U3
) {
424 USBBus
*usb_bus
= usb_bus_find(-1);
426 usb_create_simple(usb_bus
, "usb-kbd");
427 usb_create_simple(usb_bus
, "usb-mouse");
431 pci_vga_init(pci_bus
);
433 if (graphic_depth
!= 15 && graphic_depth
!= 32 && graphic_depth
!= 8) {
437 for (i
= 0; i
< nb_nics
; i
++) {
438 pci_nic_init_nofail(&nd_table
[i
], pci_bus
, "sungem", NULL
);
441 /* The NewWorld NVRAM is not located in the MacIO device */
442 if (kvm_enabled() && getpagesize() > 4096) {
443 /* We can't combine read-write and read-only in a single page, so
444 move the NVRAM out of ROM again for KVM */
445 nvram_addr
= 0xFFE00000;
447 dev
= qdev_create(NULL
, TYPE_MACIO_NVRAM
);
448 qdev_prop_set_uint32(dev
, "size", 0x2000);
449 qdev_prop_set_uint32(dev
, "it_shift", 1);
450 qdev_init_nofail(dev
);
451 sysbus_mmio_map(SYS_BUS_DEVICE(dev
), 0, nvram_addr
);
452 nvr
= MACIO_NVRAM(dev
);
453 pmac_format_nvram_partition(nvr
, 0x2000);
454 /* No PCI init: the BIOS will do it */
456 dev
= qdev_create(NULL
, TYPE_FW_CFG_MEM
);
457 fw_cfg
= FW_CFG(dev
);
458 qdev_prop_set_uint32(dev
, "data_width", 1);
459 qdev_prop_set_bit(dev
, "dma_enabled", false);
460 object_property_add_child(OBJECT(qdev_get_machine()), TYPE_FW_CFG
,
461 OBJECT(fw_cfg
), NULL
);
462 qdev_init_nofail(dev
);
463 s
= SYS_BUS_DEVICE(dev
);
464 sysbus_mmio_map(s
, 0, CFG_ADDR
);
465 sysbus_mmio_map(s
, 1, CFG_ADDR
+ 2);
467 fw_cfg_add_i16(fw_cfg
, FW_CFG_NB_CPUS
, (uint16_t)smp_cpus
);
468 fw_cfg_add_i16(fw_cfg
, FW_CFG_MAX_CPUS
, (uint16_t)machine
->smp
.max_cpus
);
469 fw_cfg_add_i64(fw_cfg
, FW_CFG_RAM_SIZE
, (uint64_t)ram_size
);
470 fw_cfg_add_i16(fw_cfg
, FW_CFG_MACHINE_ID
, machine_arch
);
471 fw_cfg_add_i32(fw_cfg
, FW_CFG_KERNEL_ADDR
, kernel_base
);
472 fw_cfg_add_i32(fw_cfg
, FW_CFG_KERNEL_SIZE
, kernel_size
);
473 if (kernel_cmdline
) {
474 fw_cfg_add_i32(fw_cfg
, FW_CFG_KERNEL_CMDLINE
, cmdline_base
);
475 pstrcpy_targphys("cmdline", cmdline_base
, TARGET_PAGE_SIZE
, kernel_cmdline
);
477 fw_cfg_add_i32(fw_cfg
, FW_CFG_KERNEL_CMDLINE
, 0);
479 fw_cfg_add_i32(fw_cfg
, FW_CFG_INITRD_ADDR
, initrd_base
);
480 fw_cfg_add_i32(fw_cfg
, FW_CFG_INITRD_SIZE
, initrd_size
);
481 fw_cfg_add_i16(fw_cfg
, FW_CFG_BOOT_DEVICE
, ppc_boot_device
);
483 fw_cfg_add_i16(fw_cfg
, FW_CFG_PPC_WIDTH
, graphic_width
);
484 fw_cfg_add_i16(fw_cfg
, FW_CFG_PPC_HEIGHT
, graphic_height
);
485 fw_cfg_add_i16(fw_cfg
, FW_CFG_PPC_DEPTH
, graphic_depth
);
487 fw_cfg_add_i32(fw_cfg
, FW_CFG_PPC_VIACONFIG
, core99_machine
->via_config
);
489 fw_cfg_add_i32(fw_cfg
, FW_CFG_PPC_IS_KVM
, kvm_enabled());
493 hypercall
= g_malloc(16);
494 kvmppc_get_hypercall(env
, hypercall
, 16);
495 fw_cfg_add_bytes(fw_cfg
, FW_CFG_PPC_KVM_HC
, hypercall
, 16);
496 fw_cfg_add_i32(fw_cfg
, FW_CFG_PPC_KVM_PID
, getpid());
498 fw_cfg_add_i32(fw_cfg
, FW_CFG_PPC_TBFREQ
, tbfreq
);
499 /* Mac OS X requires a "known good" clock-frequency value; pass it one. */
500 fw_cfg_add_i32(fw_cfg
, FW_CFG_PPC_CLOCKFREQ
, CLOCKFREQ
);
501 fw_cfg_add_i32(fw_cfg
, FW_CFG_PPC_BUSFREQ
, BUSFREQ
);
502 fw_cfg_add_i32(fw_cfg
, FW_CFG_PPC_NVRAM_ADDR
, nvram_addr
);
504 /* MacOS NDRV VGA driver */
505 filename
= qemu_find_file(QEMU_FILE_TYPE_BIOS
, NDRV_VGA_FILENAME
);
510 if (g_file_get_contents(filename
, &ndrv_file
, &ndrv_size
, NULL
)) {
511 fw_cfg_add_file(fw_cfg
, "ndrv/qemu_vga.ndrv", ndrv_file
, ndrv_size
);
516 qemu_register_boot_set(fw_cfg_boot_set
, fw_cfg
);
520 * Implementation of an interface to adjust firmware path
521 * for the bootindex property handling.
523 static char *core99_fw_dev_path(FWPathProvider
*p
, BusState
*bus
,
529 MACIOIDEState
*macio_ide
;
531 if (!strcmp(object_get_typename(OBJECT(dev
)), "macio-newworld")) {
532 pci
= PCI_DEVICE(dev
);
533 return g_strdup_printf("mac-io@%x", PCI_SLOT(pci
->devfn
));
536 if (!strcmp(object_get_typename(OBJECT(dev
)), "macio-ide")) {
537 macio_ide
= MACIO_IDE(dev
);
538 return g_strdup_printf("ata-3@%x", macio_ide
->addr
);
541 if (!strcmp(object_get_typename(OBJECT(dev
)), "ide-drive")) {
542 ide_bus
= IDE_BUS(qdev_get_parent_bus(dev
));
543 ide_s
= idebus_active_if(ide_bus
);
545 if (ide_s
->drive_kind
== IDE_CD
) {
546 return g_strdup("cdrom");
549 return g_strdup("disk");
552 if (!strcmp(object_get_typename(OBJECT(dev
)), "ide-hd")) {
553 return g_strdup("disk");
556 if (!strcmp(object_get_typename(OBJECT(dev
)), "ide-cd")) {
557 return g_strdup("cdrom");
560 if (!strcmp(object_get_typename(OBJECT(dev
)), "virtio-blk-device")) {
561 return g_strdup("disk");
566 static int core99_kvm_type(MachineState
*machine
, const char *arg
)
568 /* Always force PR KVM */
572 static void core99_machine_class_init(ObjectClass
*oc
, void *data
)
574 MachineClass
*mc
= MACHINE_CLASS(oc
);
575 FWPathProviderClass
*fwc
= FW_PATH_PROVIDER_CLASS(oc
);
577 mc
->desc
= "Mac99 based PowerMAC";
578 mc
->init
= ppc_core99_init
;
579 mc
->block_default_type
= IF_IDE
;
580 mc
->max_cpus
= MAX_CPUS
;
581 mc
->default_boot_order
= "cd";
582 mc
->default_display
= "std";
583 mc
->kvm_type
= core99_kvm_type
;
585 mc
->default_cpu_type
= POWERPC_CPU_TYPE_NAME("970fx_v3.1");
587 mc
->default_cpu_type
= POWERPC_CPU_TYPE_NAME("7400_v2.9");
589 mc
->ignore_boot_device_suffixes
= true;
590 fwc
->get_dev_path
= core99_fw_dev_path
;
593 static char *core99_get_via_config(Object
*obj
, Error
**errp
)
595 Core99MachineState
*cms
= CORE99_MACHINE(obj
);
597 switch (cms
->via_config
) {
599 case CORE99_VIA_CONFIG_CUDA
:
600 return g_strdup("cuda");
602 case CORE99_VIA_CONFIG_PMU
:
603 return g_strdup("pmu");
605 case CORE99_VIA_CONFIG_PMU_ADB
:
606 return g_strdup("pmu-adb");
610 static void core99_set_via_config(Object
*obj
, const char *value
, Error
**errp
)
612 Core99MachineState
*cms
= CORE99_MACHINE(obj
);
614 if (!strcmp(value
, "cuda")) {
615 cms
->via_config
= CORE99_VIA_CONFIG_CUDA
;
616 } else if (!strcmp(value
, "pmu")) {
617 cms
->via_config
= CORE99_VIA_CONFIG_PMU
;
618 } else if (!strcmp(value
, "pmu-adb")) {
619 cms
->via_config
= CORE99_VIA_CONFIG_PMU_ADB
;
621 error_setg(errp
, "Invalid via value");
622 error_append_hint(errp
, "Valid values are cuda, pmu, pmu-adb.\n");
626 static void core99_instance_init(Object
*obj
)
628 Core99MachineState
*cms
= CORE99_MACHINE(obj
);
630 /* Default via_config is CORE99_VIA_CONFIG_CUDA */
631 cms
->via_config
= CORE99_VIA_CONFIG_CUDA
;
632 object_property_add_str(obj
, "via", core99_get_via_config
,
633 core99_set_via_config
, NULL
);
634 object_property_set_description(obj
, "via",
635 "Set VIA configuration. "
636 "Valid values are cuda, pmu and pmu-adb",
642 static const TypeInfo core99_machine_info
= {
643 .name
= MACHINE_TYPE_NAME("mac99"),
644 .parent
= TYPE_MACHINE
,
645 .class_init
= core99_machine_class_init
,
646 .instance_init
= core99_instance_init
,
647 .instance_size
= sizeof(Core99MachineState
),
648 .interfaces
= (InterfaceInfo
[]) {
649 { TYPE_FW_PATH_PROVIDER
},
654 static void mac_machine_register_types(void)
656 type_register_static(&core99_machine_info
);
659 type_init(mac_machine_register_types
)