smbios: extract x86 smbios building code into a function
[qemu/ar7.git] / hw / i386 / pc.c
blobd75a8b490d0120c7414624f0c071c89f2b667927
1 /*
2 * QEMU PC System Emulator
4 * Copyright (c) 2003-2004 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
24 #include "hw/hw.h"
25 #include "hw/i386/pc.h"
26 #include "hw/char/serial.h"
27 #include "hw/i386/apic.h"
28 #include "hw/i386/topology.h"
29 #include "sysemu/cpus.h"
30 #include "hw/block/fdc.h"
31 #include "hw/ide.h"
32 #include "hw/pci/pci.h"
33 #include "hw/pci/pci_bus.h"
34 #include "hw/nvram/fw_cfg.h"
35 #include "hw/timer/hpet.h"
36 #include "hw/i386/smbios.h"
37 #include "hw/loader.h"
38 #include "elf.h"
39 #include "multiboot.h"
40 #include "hw/timer/mc146818rtc.h"
41 #include "hw/timer/i8254.h"
42 #include "hw/audio/pcspk.h"
43 #include "hw/pci/msi.h"
44 #include "hw/sysbus.h"
45 #include "sysemu/sysemu.h"
46 #include "sysemu/numa.h"
47 #include "sysemu/kvm.h"
48 #include "sysemu/qtest.h"
49 #include "kvm_i386.h"
50 #include "hw/xen/xen.h"
51 #include "sysemu/block-backend.h"
52 #include "hw/block/block.h"
53 #include "ui/qemu-spice.h"
54 #include "exec/memory.h"
55 #include "exec/address-spaces.h"
56 #include "sysemu/arch_init.h"
57 #include "qemu/bitmap.h"
58 #include "qemu/config-file.h"
59 #include "qemu/error-report.h"
60 #include "hw/acpi/acpi.h"
61 #include "hw/acpi/cpu_hotplug.h"
62 #include "hw/cpu/icc_bus.h"
63 #include "hw/boards.h"
64 #include "hw/pci/pci_host.h"
65 #include "acpi-build.h"
66 #include "hw/mem/pc-dimm.h"
67 #include "qapi/visitor.h"
68 #include "qapi-visit.h"
70 /* debug PC/ISA interrupts */
71 //#define DEBUG_IRQ
73 #ifdef DEBUG_IRQ
74 #define DPRINTF(fmt, ...) \
75 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
76 #else
77 #define DPRINTF(fmt, ...)
78 #endif
80 /* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables
81 * (128K) and other BIOS datastructures (less than 4K reported to be used at
82 * the moment, 32K should be enough for a while). */
83 static unsigned acpi_data_size = 0x20000 + 0x8000;
84 void pc_set_legacy_acpi_data_size(void)
86 acpi_data_size = 0x10000;
89 #define BIOS_CFG_IOPORT 0x510
90 #define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
91 #define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
92 #define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
93 #define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
94 #define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
96 #define E820_NR_ENTRIES 16
98 struct e820_entry {
99 uint64_t address;
100 uint64_t length;
101 uint32_t type;
102 } QEMU_PACKED __attribute((__aligned__(4)));
104 struct e820_table {
105 uint32_t count;
106 struct e820_entry entry[E820_NR_ENTRIES];
107 } QEMU_PACKED __attribute((__aligned__(4)));
109 static struct e820_table e820_reserve;
110 static struct e820_entry *e820_table;
111 static unsigned e820_entries;
112 struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
114 void gsi_handler(void *opaque, int n, int level)
116 GSIState *s = opaque;
118 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
119 if (n < ISA_NUM_IRQS) {
120 qemu_set_irq(s->i8259_irq[n], level);
122 qemu_set_irq(s->ioapic_irq[n], level);
125 static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
126 unsigned size)
130 static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
132 return 0xffffffffffffffffULL;
135 /* MSDOS compatibility mode FPU exception support */
136 static qemu_irq ferr_irq;
138 void pc_register_ferr_irq(qemu_irq irq)
140 ferr_irq = irq;
143 /* XXX: add IGNNE support */
144 void cpu_set_ferr(CPUX86State *s)
146 qemu_irq_raise(ferr_irq);
149 static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
150 unsigned size)
152 qemu_irq_lower(ferr_irq);
155 static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
157 return 0xffffffffffffffffULL;
160 /* TSC handling */
161 uint64_t cpu_get_tsc(CPUX86State *env)
163 return cpu_get_ticks();
166 /* IRQ handling */
167 int cpu_get_pic_interrupt(CPUX86State *env)
169 X86CPU *cpu = x86_env_get_cpu(env);
170 int intno;
172 intno = apic_get_interrupt(cpu->apic_state);
173 if (intno >= 0) {
174 return intno;
176 /* read the irq from the PIC */
177 if (!apic_accept_pic_intr(cpu->apic_state)) {
178 return -1;
181 intno = pic_read_irq(isa_pic);
182 return intno;
185 static void pic_irq_request(void *opaque, int irq, int level)
187 CPUState *cs = first_cpu;
188 X86CPU *cpu = X86_CPU(cs);
190 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
191 if (cpu->apic_state) {
192 CPU_FOREACH(cs) {
193 cpu = X86_CPU(cs);
194 if (apic_accept_pic_intr(cpu->apic_state)) {
195 apic_deliver_pic_intr(cpu->apic_state, level);
198 } else {
199 if (level) {
200 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
201 } else {
202 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
207 /* PC cmos mappings */
209 #define REG_EQUIPMENT_BYTE 0x14
211 static int cmos_get_fd_drive_type(FDriveType fd0)
213 int val;
215 switch (fd0) {
216 case FDRIVE_DRV_144:
217 /* 1.44 Mb 3"5 drive */
218 val = 4;
219 break;
220 case FDRIVE_DRV_288:
221 /* 2.88 Mb 3"5 drive */
222 val = 5;
223 break;
224 case FDRIVE_DRV_120:
225 /* 1.2 Mb 5"5 drive */
226 val = 2;
227 break;
228 case FDRIVE_DRV_NONE:
229 default:
230 val = 0;
231 break;
233 return val;
236 static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
237 int16_t cylinders, int8_t heads, int8_t sectors)
239 rtc_set_memory(s, type_ofs, 47);
240 rtc_set_memory(s, info_ofs, cylinders);
241 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
242 rtc_set_memory(s, info_ofs + 2, heads);
243 rtc_set_memory(s, info_ofs + 3, 0xff);
244 rtc_set_memory(s, info_ofs + 4, 0xff);
245 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
246 rtc_set_memory(s, info_ofs + 6, cylinders);
247 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
248 rtc_set_memory(s, info_ofs + 8, sectors);
251 /* convert boot_device letter to something recognizable by the bios */
252 static int boot_device2nibble(char boot_device)
254 switch(boot_device) {
255 case 'a':
256 case 'b':
257 return 0x01; /* floppy boot */
258 case 'c':
259 return 0x02; /* hard drive boot */
260 case 'd':
261 return 0x03; /* CD-ROM boot */
262 case 'n':
263 return 0x04; /* Network boot */
265 return 0;
268 static void set_boot_dev(ISADevice *s, const char *boot_device, Error **errp)
270 #define PC_MAX_BOOT_DEVICES 3
271 int nbds, bds[3] = { 0, };
272 int i;
274 nbds = strlen(boot_device);
275 if (nbds > PC_MAX_BOOT_DEVICES) {
276 error_setg(errp, "Too many boot devices for PC");
277 return;
279 for (i = 0; i < nbds; i++) {
280 bds[i] = boot_device2nibble(boot_device[i]);
281 if (bds[i] == 0) {
282 error_setg(errp, "Invalid boot device for PC: '%c'",
283 boot_device[i]);
284 return;
287 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
288 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
291 static void pc_boot_set(void *opaque, const char *boot_device, Error **errp)
293 set_boot_dev(opaque, boot_device, errp);
296 static void pc_cmos_init_floppy(ISADevice *rtc_state, ISADevice *floppy)
298 int val, nb, i;
299 FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
301 /* floppy type */
302 if (floppy) {
303 for (i = 0; i < 2; i++) {
304 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
307 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
308 cmos_get_fd_drive_type(fd_type[1]);
309 rtc_set_memory(rtc_state, 0x10, val);
311 val = rtc_get_memory(rtc_state, REG_EQUIPMENT_BYTE);
312 nb = 0;
313 if (fd_type[0] < FDRIVE_DRV_NONE) {
314 nb++;
316 if (fd_type[1] < FDRIVE_DRV_NONE) {
317 nb++;
319 switch (nb) {
320 case 0:
321 break;
322 case 1:
323 val |= 0x01; /* 1 drive, ready for boot */
324 break;
325 case 2:
326 val |= 0x41; /* 2 drives, ready for boot */
327 break;
329 rtc_set_memory(rtc_state, REG_EQUIPMENT_BYTE, val);
332 typedef struct pc_cmos_init_late_arg {
333 ISADevice *rtc_state;
334 BusState *idebus[2];
335 } pc_cmos_init_late_arg;
337 typedef struct check_fdc_state {
338 ISADevice *floppy;
339 bool multiple;
340 } CheckFdcState;
342 static int check_fdc(Object *obj, void *opaque)
344 CheckFdcState *state = opaque;
345 Object *fdc;
346 uint32_t iobase;
347 Error *local_err = NULL;
349 fdc = object_dynamic_cast(obj, TYPE_ISA_FDC);
350 if (!fdc) {
351 return 0;
354 iobase = object_property_get_int(obj, "iobase", &local_err);
355 if (local_err || iobase != 0x3f0) {
356 error_free(local_err);
357 return 0;
360 if (state->floppy) {
361 state->multiple = true;
362 } else {
363 state->floppy = ISA_DEVICE(obj);
365 return 0;
368 static const char * const fdc_container_path[] = {
369 "/unattached", "/peripheral", "/peripheral-anon"
372 static void pc_cmos_init_late(void *opaque)
374 pc_cmos_init_late_arg *arg = opaque;
375 ISADevice *s = arg->rtc_state;
376 int16_t cylinders;
377 int8_t heads, sectors;
378 int val;
379 int i, trans;
380 Object *container;
381 CheckFdcState state = { 0 };
383 val = 0;
384 if (ide_get_geometry(arg->idebus[0], 0,
385 &cylinders, &heads, &sectors) >= 0) {
386 cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
387 val |= 0xf0;
389 if (ide_get_geometry(arg->idebus[0], 1,
390 &cylinders, &heads, &sectors) >= 0) {
391 cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
392 val |= 0x0f;
394 rtc_set_memory(s, 0x12, val);
396 val = 0;
397 for (i = 0; i < 4; i++) {
398 /* NOTE: ide_get_geometry() returns the physical
399 geometry. It is always such that: 1 <= sects <= 63, 1
400 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
401 geometry can be different if a translation is done. */
402 if (ide_get_geometry(arg->idebus[i / 2], i % 2,
403 &cylinders, &heads, &sectors) >= 0) {
404 trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
405 assert((trans & ~3) == 0);
406 val |= trans << (i * 2);
409 rtc_set_memory(s, 0x39, val);
412 * Locate the FDC at IO address 0x3f0, and configure the CMOS registers
413 * accordingly.
415 for (i = 0; i < ARRAY_SIZE(fdc_container_path); i++) {
416 container = container_get(qdev_get_machine(), fdc_container_path[i]);
417 object_child_foreach(container, check_fdc, &state);
420 if (state.multiple) {
421 error_report("warning: multiple floppy disk controllers with "
422 "iobase=0x3f0 have been found;\n"
423 "the one being picked for CMOS setup might not reflect "
424 "your intent");
426 pc_cmos_init_floppy(s, state.floppy);
428 qemu_unregister_reset(pc_cmos_init_late, opaque);
431 void pc_cmos_init(PCMachineState *pcms,
432 BusState *idebus0, BusState *idebus1,
433 ISADevice *s)
435 int val;
436 static pc_cmos_init_late_arg arg;
437 Error *local_err = NULL;
439 /* various important CMOS locations needed by PC/Bochs bios */
441 /* memory size */
442 /* base memory (first MiB) */
443 val = MIN(pcms->below_4g_mem_size / 1024, 640);
444 rtc_set_memory(s, 0x15, val);
445 rtc_set_memory(s, 0x16, val >> 8);
446 /* extended memory (next 64MiB) */
447 if (pcms->below_4g_mem_size > 1024 * 1024) {
448 val = (pcms->below_4g_mem_size - 1024 * 1024) / 1024;
449 } else {
450 val = 0;
452 if (val > 65535)
453 val = 65535;
454 rtc_set_memory(s, 0x17, val);
455 rtc_set_memory(s, 0x18, val >> 8);
456 rtc_set_memory(s, 0x30, val);
457 rtc_set_memory(s, 0x31, val >> 8);
458 /* memory between 16MiB and 4GiB */
459 if (pcms->below_4g_mem_size > 16 * 1024 * 1024) {
460 val = (pcms->below_4g_mem_size - 16 * 1024 * 1024) / 65536;
461 } else {
462 val = 0;
464 if (val > 65535)
465 val = 65535;
466 rtc_set_memory(s, 0x34, val);
467 rtc_set_memory(s, 0x35, val >> 8);
468 /* memory above 4GiB */
469 val = pcms->above_4g_mem_size / 65536;
470 rtc_set_memory(s, 0x5b, val);
471 rtc_set_memory(s, 0x5c, val >> 8);
472 rtc_set_memory(s, 0x5d, val >> 16);
474 /* set the number of CPU */
475 rtc_set_memory(s, 0x5f, smp_cpus - 1);
477 object_property_add_link(OBJECT(pcms), "rtc_state",
478 TYPE_ISA_DEVICE,
479 (Object **)&pcms->rtc,
480 object_property_allow_set_link,
481 OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
482 object_property_set_link(OBJECT(pcms), OBJECT(s),
483 "rtc_state", &error_abort);
485 set_boot_dev(s, MACHINE(pcms)->boot_order, &local_err);
486 if (local_err) {
487 error_report_err(local_err);
488 exit(1);
491 val = 0;
492 val |= 0x02; /* FPU is there */
493 val |= 0x04; /* PS/2 mouse installed */
494 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
496 /* hard drives and FDC */
497 arg.rtc_state = s;
498 arg.idebus[0] = idebus0;
499 arg.idebus[1] = idebus1;
500 qemu_register_reset(pc_cmos_init_late, &arg);
503 #define TYPE_PORT92 "port92"
504 #define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)
506 /* port 92 stuff: could be split off */
507 typedef struct Port92State {
508 ISADevice parent_obj;
510 MemoryRegion io;
511 uint8_t outport;
512 qemu_irq *a20_out;
513 } Port92State;
515 static void port92_write(void *opaque, hwaddr addr, uint64_t val,
516 unsigned size)
518 Port92State *s = opaque;
519 int oldval = s->outport;
521 DPRINTF("port92: write 0x%02" PRIx64 "\n", val);
522 s->outport = val;
523 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
524 if ((val & 1) && !(oldval & 1)) {
525 qemu_system_reset_request();
529 static uint64_t port92_read(void *opaque, hwaddr addr,
530 unsigned size)
532 Port92State *s = opaque;
533 uint32_t ret;
535 ret = s->outport;
536 DPRINTF("port92: read 0x%02x\n", ret);
537 return ret;
540 static void port92_init(ISADevice *dev, qemu_irq *a20_out)
542 Port92State *s = PORT92(dev);
544 s->a20_out = a20_out;
547 static const VMStateDescription vmstate_port92_isa = {
548 .name = "port92",
549 .version_id = 1,
550 .minimum_version_id = 1,
551 .fields = (VMStateField[]) {
552 VMSTATE_UINT8(outport, Port92State),
553 VMSTATE_END_OF_LIST()
557 static void port92_reset(DeviceState *d)
559 Port92State *s = PORT92(d);
561 s->outport &= ~1;
564 static const MemoryRegionOps port92_ops = {
565 .read = port92_read,
566 .write = port92_write,
567 .impl = {
568 .min_access_size = 1,
569 .max_access_size = 1,
571 .endianness = DEVICE_LITTLE_ENDIAN,
574 static void port92_initfn(Object *obj)
576 Port92State *s = PORT92(obj);
578 memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1);
580 s->outport = 0;
583 static void port92_realizefn(DeviceState *dev, Error **errp)
585 ISADevice *isadev = ISA_DEVICE(dev);
586 Port92State *s = PORT92(dev);
588 isa_register_ioport(isadev, &s->io, 0x92);
591 static void port92_class_initfn(ObjectClass *klass, void *data)
593 DeviceClass *dc = DEVICE_CLASS(klass);
595 dc->realize = port92_realizefn;
596 dc->reset = port92_reset;
597 dc->vmsd = &vmstate_port92_isa;
599 * Reason: unlike ordinary ISA devices, this one needs additional
600 * wiring: its A20 output line needs to be wired up by
601 * port92_init().
603 dc->cannot_instantiate_with_device_add_yet = true;
606 static const TypeInfo port92_info = {
607 .name = TYPE_PORT92,
608 .parent = TYPE_ISA_DEVICE,
609 .instance_size = sizeof(Port92State),
610 .instance_init = port92_initfn,
611 .class_init = port92_class_initfn,
614 static void port92_register_types(void)
616 type_register_static(&port92_info);
619 type_init(port92_register_types)
621 static void handle_a20_line_change(void *opaque, int irq, int level)
623 X86CPU *cpu = opaque;
625 /* XXX: send to all CPUs ? */
626 /* XXX: add logic to handle multiple A20 line sources */
627 x86_cpu_set_a20(cpu, level);
630 int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
632 int index = le32_to_cpu(e820_reserve.count);
633 struct e820_entry *entry;
635 if (type != E820_RAM) {
636 /* old FW_CFG_E820_TABLE entry -- reservations only */
637 if (index >= E820_NR_ENTRIES) {
638 return -EBUSY;
640 entry = &e820_reserve.entry[index++];
642 entry->address = cpu_to_le64(address);
643 entry->length = cpu_to_le64(length);
644 entry->type = cpu_to_le32(type);
646 e820_reserve.count = cpu_to_le32(index);
649 /* new "etc/e820" file -- include ram too */
650 e820_table = g_renew(struct e820_entry, e820_table, e820_entries + 1);
651 e820_table[e820_entries].address = cpu_to_le64(address);
652 e820_table[e820_entries].length = cpu_to_le64(length);
653 e820_table[e820_entries].type = cpu_to_le32(type);
654 e820_entries++;
656 return e820_entries;
659 int e820_get_num_entries(void)
661 return e820_entries;
664 bool e820_get_entry(int idx, uint32_t type, uint64_t *address, uint64_t *length)
666 if (idx < e820_entries && e820_table[idx].type == cpu_to_le32(type)) {
667 *address = le64_to_cpu(e820_table[idx].address);
668 *length = le64_to_cpu(e820_table[idx].length);
669 return true;
671 return false;
674 /* Enables contiguous-apic-ID mode, for compatibility */
675 static bool compat_apic_id_mode;
677 void enable_compat_apic_id_mode(void)
679 compat_apic_id_mode = true;
682 /* Calculates initial APIC ID for a specific CPU index
684 * Currently we need to be able to calculate the APIC ID from the CPU index
685 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
686 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
687 * all CPUs up to max_cpus.
689 static uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index)
691 uint32_t correct_id;
692 static bool warned;
694 correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index);
695 if (compat_apic_id_mode) {
696 if (cpu_index != correct_id && !warned && !qtest_enabled()) {
697 error_report("APIC IDs set in compatibility mode, "
698 "CPU topology won't match the configuration");
699 warned = true;
701 return cpu_index;
702 } else {
703 return correct_id;
707 /* Calculates the limit to CPU APIC ID values
709 * This function returns the limit for the APIC ID value, so that all
710 * CPU APIC IDs are < pc_apic_id_limit().
712 * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
714 static unsigned int pc_apic_id_limit(unsigned int max_cpus)
716 return x86_cpu_apic_id_from_index(max_cpus - 1) + 1;
719 static void pc_build_smbios(FWCfgState *fw_cfg)
721 uint8_t *smbios_tables, *smbios_anchor;
722 size_t smbios_tables_len, smbios_anchor_len;
724 smbios_tables = smbios_get_table_legacy(&smbios_tables_len);
725 if (smbios_tables) {
726 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
727 smbios_tables, smbios_tables_len);
730 smbios_get_tables(&smbios_tables, &smbios_tables_len,
731 &smbios_anchor, &smbios_anchor_len);
732 if (smbios_anchor) {
733 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-tables",
734 smbios_tables, smbios_tables_len);
735 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-anchor",
736 smbios_anchor, smbios_anchor_len);
740 static FWCfgState *bochs_bios_init(void)
742 FWCfgState *fw_cfg;
743 uint64_t *numa_fw_cfg;
744 int i, j;
745 unsigned int apic_id_limit = pc_apic_id_limit(max_cpus);
747 fw_cfg = fw_cfg_init_io(BIOS_CFG_IOPORT);
748 /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
750 * SeaBIOS needs FW_CFG_MAX_CPUS for CPU hotplug, but the CPU hotplug
751 * QEMU<->SeaBIOS interface is not based on the "CPU index", but on the APIC
752 * ID of hotplugged CPUs[1]. This means that FW_CFG_MAX_CPUS is not the
753 * "maximum number of CPUs", but the "limit to the APIC ID values SeaBIOS
754 * may see".
756 * So, this means we must not use max_cpus, here, but the maximum possible
757 * APIC ID value, plus one.
759 * [1] The only kind of "CPU identifier" used between SeaBIOS and QEMU is
760 * the APIC ID, not the "CPU index"
762 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)apic_id_limit);
763 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
764 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
765 acpi_tables, acpi_tables_len);
766 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
768 pc_build_smbios(fw_cfg);
770 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
771 &e820_reserve, sizeof(e820_reserve));
772 fw_cfg_add_file(fw_cfg, "etc/e820", e820_table,
773 sizeof(struct e820_entry) * e820_entries);
775 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
776 /* allocate memory for the NUMA channel: one (64bit) word for the number
777 * of nodes, one word for each VCPU->node and one word for each node to
778 * hold the amount of memory.
780 numa_fw_cfg = g_new0(uint64_t, 1 + apic_id_limit + nb_numa_nodes);
781 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
782 for (i = 0; i < max_cpus; i++) {
783 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
784 assert(apic_id < apic_id_limit);
785 for (j = 0; j < nb_numa_nodes; j++) {
786 if (test_bit(i, numa_info[j].node_cpu)) {
787 numa_fw_cfg[apic_id + 1] = cpu_to_le64(j);
788 break;
792 for (i = 0; i < nb_numa_nodes; i++) {
793 numa_fw_cfg[apic_id_limit + 1 + i] = cpu_to_le64(numa_info[i].node_mem);
795 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
796 (1 + apic_id_limit + nb_numa_nodes) *
797 sizeof(*numa_fw_cfg));
799 return fw_cfg;
802 static long get_file_size(FILE *f)
804 long where, size;
806 /* XXX: on Unix systems, using fstat() probably makes more sense */
808 where = ftell(f);
809 fseek(f, 0, SEEK_END);
810 size = ftell(f);
811 fseek(f, where, SEEK_SET);
813 return size;
816 static void load_linux(PCMachineState *pcms,
817 FWCfgState *fw_cfg)
819 uint16_t protocol;
820 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
821 uint32_t initrd_max;
822 uint8_t header[8192], *setup, *kernel, *initrd_data;
823 hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
824 FILE *f;
825 char *vmode;
826 MachineState *machine = MACHINE(pcms);
827 const char *kernel_filename = machine->kernel_filename;
828 const char *initrd_filename = machine->initrd_filename;
829 const char *kernel_cmdline = machine->kernel_cmdline;
831 /* Align to 16 bytes as a paranoia measure */
832 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
834 /* load the kernel header */
835 f = fopen(kernel_filename, "rb");
836 if (!f || !(kernel_size = get_file_size(f)) ||
837 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
838 MIN(ARRAY_SIZE(header), kernel_size)) {
839 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
840 kernel_filename, strerror(errno));
841 exit(1);
844 /* kernel protocol version */
845 #if 0
846 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
847 #endif
848 if (ldl_p(header+0x202) == 0x53726448) {
849 protocol = lduw_p(header+0x206);
850 } else {
851 /* This looks like a multiboot kernel. If it is, let's stop
852 treating it like a Linux kernel. */
853 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
854 kernel_cmdline, kernel_size, header)) {
855 return;
857 protocol = 0;
860 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
861 /* Low kernel */
862 real_addr = 0x90000;
863 cmdline_addr = 0x9a000 - cmdline_size;
864 prot_addr = 0x10000;
865 } else if (protocol < 0x202) {
866 /* High but ancient kernel */
867 real_addr = 0x90000;
868 cmdline_addr = 0x9a000 - cmdline_size;
869 prot_addr = 0x100000;
870 } else {
871 /* High and recent kernel */
872 real_addr = 0x10000;
873 cmdline_addr = 0x20000;
874 prot_addr = 0x100000;
877 #if 0
878 fprintf(stderr,
879 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
880 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
881 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
882 real_addr,
883 cmdline_addr,
884 prot_addr);
885 #endif
887 /* highest address for loading the initrd */
888 if (protocol >= 0x203) {
889 initrd_max = ldl_p(header+0x22c);
890 } else {
891 initrd_max = 0x37ffffff;
894 if (initrd_max >= pcms->below_4g_mem_size - acpi_data_size) {
895 initrd_max = pcms->below_4g_mem_size - acpi_data_size - 1;
898 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
899 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
900 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
902 if (protocol >= 0x202) {
903 stl_p(header+0x228, cmdline_addr);
904 } else {
905 stw_p(header+0x20, 0xA33F);
906 stw_p(header+0x22, cmdline_addr-real_addr);
909 /* handle vga= parameter */
910 vmode = strstr(kernel_cmdline, "vga=");
911 if (vmode) {
912 unsigned int video_mode;
913 /* skip "vga=" */
914 vmode += 4;
915 if (!strncmp(vmode, "normal", 6)) {
916 video_mode = 0xffff;
917 } else if (!strncmp(vmode, "ext", 3)) {
918 video_mode = 0xfffe;
919 } else if (!strncmp(vmode, "ask", 3)) {
920 video_mode = 0xfffd;
921 } else {
922 video_mode = strtol(vmode, NULL, 0);
924 stw_p(header+0x1fa, video_mode);
927 /* loader type */
928 /* High nybble = B reserved for QEMU; low nybble is revision number.
929 If this code is substantially changed, you may want to consider
930 incrementing the revision. */
931 if (protocol >= 0x200) {
932 header[0x210] = 0xB0;
934 /* heap */
935 if (protocol >= 0x201) {
936 header[0x211] |= 0x80; /* CAN_USE_HEAP */
937 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
940 /* load initrd */
941 if (initrd_filename) {
942 if (protocol < 0x200) {
943 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
944 exit(1);
947 initrd_size = get_image_size(initrd_filename);
948 if (initrd_size < 0) {
949 fprintf(stderr, "qemu: error reading initrd %s: %s\n",
950 initrd_filename, strerror(errno));
951 exit(1);
954 initrd_addr = (initrd_max-initrd_size) & ~4095;
956 initrd_data = g_malloc(initrd_size);
957 load_image(initrd_filename, initrd_data);
959 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
960 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
961 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
963 stl_p(header+0x218, initrd_addr);
964 stl_p(header+0x21c, initrd_size);
967 /* load kernel and setup */
968 setup_size = header[0x1f1];
969 if (setup_size == 0) {
970 setup_size = 4;
972 setup_size = (setup_size+1)*512;
973 kernel_size -= setup_size;
975 setup = g_malloc(setup_size);
976 kernel = g_malloc(kernel_size);
977 fseek(f, 0, SEEK_SET);
978 if (fread(setup, 1, setup_size, f) != setup_size) {
979 fprintf(stderr, "fread() failed\n");
980 exit(1);
982 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
983 fprintf(stderr, "fread() failed\n");
984 exit(1);
986 fclose(f);
987 memcpy(setup, header, MIN(sizeof(header), setup_size));
989 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
990 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
991 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
993 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
994 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
995 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
997 option_rom[nb_option_roms].name = "linuxboot.bin";
998 option_rom[nb_option_roms].bootindex = 0;
999 nb_option_roms++;
1002 #define NE2000_NB_MAX 6
1004 static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
1005 0x280, 0x380 };
1006 static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
1008 void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
1010 static int nb_ne2k = 0;
1012 if (nb_ne2k == NE2000_NB_MAX)
1013 return;
1014 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
1015 ne2000_irq[nb_ne2k], nd);
1016 nb_ne2k++;
1019 DeviceState *cpu_get_current_apic(void)
1021 if (current_cpu) {
1022 X86CPU *cpu = X86_CPU(current_cpu);
1023 return cpu->apic_state;
1024 } else {
1025 return NULL;
1029 void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
1031 X86CPU *cpu = opaque;
1033 if (level) {
1034 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
1038 static X86CPU *pc_new_cpu(const char *cpu_model, int64_t apic_id,
1039 DeviceState *icc_bridge, Error **errp)
1041 X86CPU *cpu = NULL;
1042 Error *local_err = NULL;
1044 if (icc_bridge == NULL) {
1045 error_setg(&local_err, "Invalid icc-bridge value");
1046 goto out;
1049 cpu = cpu_x86_create(cpu_model, &local_err);
1050 if (local_err != NULL) {
1051 goto out;
1054 qdev_set_parent_bus(DEVICE(cpu), qdev_get_child_bus(icc_bridge, "icc"));
1056 object_property_set_int(OBJECT(cpu), apic_id, "apic-id", &local_err);
1057 object_property_set_bool(OBJECT(cpu), true, "realized", &local_err);
1059 out:
1060 if (local_err) {
1061 error_propagate(errp, local_err);
1062 object_unref(OBJECT(cpu));
1063 cpu = NULL;
1065 return cpu;
1068 static const char *current_cpu_model;
1070 void pc_hot_add_cpu(const int64_t id, Error **errp)
1072 DeviceState *icc_bridge;
1073 X86CPU *cpu;
1074 int64_t apic_id = x86_cpu_apic_id_from_index(id);
1075 Error *local_err = NULL;
1077 if (id < 0) {
1078 error_setg(errp, "Invalid CPU id: %" PRIi64, id);
1079 return;
1082 if (cpu_exists(apic_id)) {
1083 error_setg(errp, "Unable to add CPU: %" PRIi64
1084 ", it already exists", id);
1085 return;
1088 if (id >= max_cpus) {
1089 error_setg(errp, "Unable to add CPU: %" PRIi64
1090 ", max allowed: %d", id, max_cpus - 1);
1091 return;
1094 if (apic_id >= ACPI_CPU_HOTPLUG_ID_LIMIT) {
1095 error_setg(errp, "Unable to add CPU: %" PRIi64
1096 ", resulting APIC ID (%" PRIi64 ") is too large",
1097 id, apic_id);
1098 return;
1101 icc_bridge = DEVICE(object_resolve_path_type("icc-bridge",
1102 TYPE_ICC_BRIDGE, NULL));
1103 cpu = pc_new_cpu(current_cpu_model, apic_id, icc_bridge, &local_err);
1104 if (local_err) {
1105 error_propagate(errp, local_err);
1106 return;
1108 object_unref(OBJECT(cpu));
1111 void pc_cpus_init(const char *cpu_model, DeviceState *icc_bridge)
1113 int i;
1114 X86CPU *cpu = NULL;
1115 Error *error = NULL;
1116 unsigned long apic_id_limit;
1118 /* init CPUs */
1119 if (cpu_model == NULL) {
1120 #ifdef TARGET_X86_64
1121 cpu_model = "qemu64";
1122 #else
1123 cpu_model = "qemu32";
1124 #endif
1126 current_cpu_model = cpu_model;
1128 apic_id_limit = pc_apic_id_limit(max_cpus);
1129 if (apic_id_limit > ACPI_CPU_HOTPLUG_ID_LIMIT) {
1130 error_report("max_cpus is too large. APIC ID of last CPU is %lu",
1131 apic_id_limit - 1);
1132 exit(1);
1135 for (i = 0; i < smp_cpus; i++) {
1136 cpu = pc_new_cpu(cpu_model, x86_cpu_apic_id_from_index(i),
1137 icc_bridge, &error);
1138 if (error) {
1139 error_report_err(error);
1140 exit(1);
1142 object_unref(OBJECT(cpu));
1145 /* map APIC MMIO area if CPU has APIC */
1146 if (cpu && cpu->apic_state) {
1147 /* XXX: what if the base changes? */
1148 sysbus_mmio_map_overlap(SYS_BUS_DEVICE(icc_bridge), 0,
1149 APIC_DEFAULT_ADDRESS, 0x1000);
1152 /* tell smbios about cpuid version and features */
1153 smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]);
1156 /* pci-info ROM file. Little endian format */
1157 typedef struct PcRomPciInfo {
1158 uint64_t w32_min;
1159 uint64_t w32_max;
1160 uint64_t w64_min;
1161 uint64_t w64_max;
1162 } PcRomPciInfo;
1164 typedef struct PcGuestInfoState {
1165 PcGuestInfo info;
1166 Notifier machine_done;
1167 } PcGuestInfoState;
1169 static
1170 void pc_guest_info_machine_done(Notifier *notifier, void *data)
1172 PcGuestInfoState *guest_info_state = container_of(notifier,
1173 PcGuestInfoState,
1174 machine_done);
1175 PCIBus *bus = find_i440fx();
1177 if (bus) {
1178 int extra_hosts = 0;
1180 QLIST_FOREACH(bus, &bus->child, sibling) {
1181 /* look for expander root buses */
1182 if (pci_bus_is_root(bus)) {
1183 extra_hosts++;
1186 if (extra_hosts && guest_info_state->info.fw_cfg) {
1187 uint64_t *val = g_malloc(sizeof(*val));
1188 *val = cpu_to_le64(extra_hosts);
1189 fw_cfg_add_file(guest_info_state->info.fw_cfg,
1190 "etc/extra-pci-roots", val, sizeof(*val));
1194 acpi_setup(&guest_info_state->info);
1197 PcGuestInfo *pc_guest_info_init(PCMachineState *pcms)
1199 PcGuestInfoState *guest_info_state = g_malloc0(sizeof *guest_info_state);
1200 PcGuestInfo *guest_info = &guest_info_state->info;
1201 int i, j;
1203 guest_info->ram_size_below_4g = pcms->below_4g_mem_size;
1204 guest_info->ram_size = pcms->below_4g_mem_size + pcms->above_4g_mem_size;
1205 guest_info->apic_id_limit = pc_apic_id_limit(max_cpus);
1206 guest_info->apic_xrupt_override = kvm_allows_irq0_override();
1207 guest_info->numa_nodes = nb_numa_nodes;
1208 guest_info->node_mem = g_malloc0(guest_info->numa_nodes *
1209 sizeof *guest_info->node_mem);
1210 for (i = 0; i < nb_numa_nodes; i++) {
1211 guest_info->node_mem[i] = numa_info[i].node_mem;
1214 guest_info->node_cpu = g_malloc0(guest_info->apic_id_limit *
1215 sizeof *guest_info->node_cpu);
1217 for (i = 0; i < max_cpus; i++) {
1218 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
1219 assert(apic_id < guest_info->apic_id_limit);
1220 for (j = 0; j < nb_numa_nodes; j++) {
1221 if (test_bit(i, numa_info[j].node_cpu)) {
1222 guest_info->node_cpu[apic_id] = j;
1223 break;
1228 guest_info_state->machine_done.notify = pc_guest_info_machine_done;
1229 qemu_add_machine_init_done_notifier(&guest_info_state->machine_done);
1230 return guest_info;
1233 /* setup pci memory address space mapping into system address space */
1234 void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
1235 MemoryRegion *pci_address_space)
1237 /* Set to lower priority than RAM */
1238 memory_region_add_subregion_overlap(system_memory, 0x0,
1239 pci_address_space, -1);
1242 void pc_acpi_init(const char *default_dsdt)
1244 char *filename;
1246 if (acpi_tables != NULL) {
1247 /* manually set via -acpitable, leave it alone */
1248 return;
1251 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt);
1252 if (filename == NULL) {
1253 fprintf(stderr, "WARNING: failed to find %s\n", default_dsdt);
1254 } else {
1255 QemuOpts *opts = qemu_opts_create(qemu_find_opts("acpi"), NULL, 0,
1256 &error_abort);
1257 Error *err = NULL;
1259 qemu_opt_set(opts, "file", filename, &error_abort);
1261 acpi_table_add_builtin(opts, &err);
1262 if (err) {
1263 error_report("WARNING: failed to load %s: %s", filename,
1264 error_get_pretty(err));
1265 error_free(err);
1267 g_free(filename);
1271 FWCfgState *xen_load_linux(PCMachineState *pcms,
1272 PcGuestInfo *guest_info)
1274 int i;
1275 FWCfgState *fw_cfg;
1277 assert(MACHINE(pcms)->kernel_filename != NULL);
1279 fw_cfg = fw_cfg_init_io(BIOS_CFG_IOPORT);
1280 rom_set_fw(fw_cfg);
1282 load_linux(pcms, fw_cfg);
1283 for (i = 0; i < nb_option_roms; i++) {
1284 assert(!strcmp(option_rom[i].name, "linuxboot.bin") ||
1285 !strcmp(option_rom[i].name, "multiboot.bin"));
1286 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
1288 guest_info->fw_cfg = fw_cfg;
1289 return fw_cfg;
1292 FWCfgState *pc_memory_init(PCMachineState *pcms,
1293 MemoryRegion *system_memory,
1294 MemoryRegion *rom_memory,
1295 MemoryRegion **ram_memory,
1296 PcGuestInfo *guest_info)
1298 int linux_boot, i;
1299 MemoryRegion *ram, *option_rom_mr;
1300 MemoryRegion *ram_below_4g, *ram_above_4g;
1301 FWCfgState *fw_cfg;
1302 MachineState *machine = MACHINE(pcms);
1304 assert(machine->ram_size == pcms->below_4g_mem_size +
1305 pcms->above_4g_mem_size);
1307 linux_boot = (machine->kernel_filename != NULL);
1309 /* Allocate RAM. We allocate it as a single memory region and use
1310 * aliases to address portions of it, mostly for backwards compatibility
1311 * with older qemus that used qemu_ram_alloc().
1313 ram = g_malloc(sizeof(*ram));
1314 memory_region_allocate_system_memory(ram, NULL, "pc.ram",
1315 machine->ram_size);
1316 *ram_memory = ram;
1317 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
1318 memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram,
1319 0, pcms->below_4g_mem_size);
1320 memory_region_add_subregion(system_memory, 0, ram_below_4g);
1321 e820_add_entry(0, pcms->below_4g_mem_size, E820_RAM);
1322 if (pcms->above_4g_mem_size > 0) {
1323 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
1324 memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram,
1325 pcms->below_4g_mem_size,
1326 pcms->above_4g_mem_size);
1327 memory_region_add_subregion(system_memory, 0x100000000ULL,
1328 ram_above_4g);
1329 e820_add_entry(0x100000000ULL, pcms->above_4g_mem_size, E820_RAM);
1332 if (!guest_info->has_reserved_memory &&
1333 (machine->ram_slots ||
1334 (machine->maxram_size > machine->ram_size))) {
1335 MachineClass *mc = MACHINE_GET_CLASS(machine);
1337 error_report("\"-memory 'slots|maxmem'\" is not supported by: %s",
1338 mc->name);
1339 exit(EXIT_FAILURE);
1342 /* initialize hotplug memory address space */
1343 if (guest_info->has_reserved_memory &&
1344 (machine->ram_size < machine->maxram_size)) {
1345 ram_addr_t hotplug_mem_size =
1346 machine->maxram_size - machine->ram_size;
1348 if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
1349 error_report("unsupported amount of memory slots: %"PRIu64,
1350 machine->ram_slots);
1351 exit(EXIT_FAILURE);
1354 if (QEMU_ALIGN_UP(machine->maxram_size,
1355 TARGET_PAGE_SIZE) != machine->maxram_size) {
1356 error_report("maximum memory size must by aligned to multiple of "
1357 "%d bytes", TARGET_PAGE_SIZE);
1358 exit(EXIT_FAILURE);
1361 pcms->hotplug_memory.base =
1362 ROUND_UP(0x100000000ULL + pcms->above_4g_mem_size, 1ULL << 30);
1364 if (pcms->enforce_aligned_dimm) {
1365 /* size hotplug region assuming 1G page max alignment per slot */
1366 hotplug_mem_size += (1ULL << 30) * machine->ram_slots;
1369 if ((pcms->hotplug_memory.base + hotplug_mem_size) <
1370 hotplug_mem_size) {
1371 error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT,
1372 machine->maxram_size);
1373 exit(EXIT_FAILURE);
1376 memory_region_init(&pcms->hotplug_memory.mr, OBJECT(pcms),
1377 "hotplug-memory", hotplug_mem_size);
1378 memory_region_add_subregion(system_memory, pcms->hotplug_memory.base,
1379 &pcms->hotplug_memory.mr);
1382 /* Initialize PC system firmware */
1383 pc_system_firmware_init(rom_memory, guest_info->isapc_ram_fw);
1385 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
1386 memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE,
1387 &error_abort);
1388 vmstate_register_ram_global(option_rom_mr);
1389 memory_region_add_subregion_overlap(rom_memory,
1390 PC_ROM_MIN_VGA,
1391 option_rom_mr,
1394 fw_cfg = bochs_bios_init();
1395 rom_set_fw(fw_cfg);
1397 if (guest_info->has_reserved_memory && pcms->hotplug_memory.base) {
1398 uint64_t *val = g_malloc(sizeof(*val));
1399 *val = cpu_to_le64(ROUND_UP(pcms->hotplug_memory.base, 0x1ULL << 30));
1400 fw_cfg_add_file(fw_cfg, "etc/reserved-memory-end", val, sizeof(*val));
1403 if (linux_boot) {
1404 load_linux(pcms, fw_cfg);
1407 for (i = 0; i < nb_option_roms; i++) {
1408 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
1410 guest_info->fw_cfg = fw_cfg;
1411 return fw_cfg;
1414 qemu_irq pc_allocate_cpu_irq(void)
1416 return qemu_allocate_irq(pic_irq_request, NULL, 0);
1419 DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
1421 DeviceState *dev = NULL;
1423 if (pci_bus) {
1424 PCIDevice *pcidev = pci_vga_init(pci_bus);
1425 dev = pcidev ? &pcidev->qdev : NULL;
1426 } else if (isa_bus) {
1427 ISADevice *isadev = isa_vga_init(isa_bus);
1428 dev = isadev ? DEVICE(isadev) : NULL;
1430 return dev;
1433 static void cpu_request_exit(void *opaque, int irq, int level)
1435 CPUState *cpu = current_cpu;
1437 if (cpu && level) {
1438 cpu_exit(cpu);
1442 static const MemoryRegionOps ioport80_io_ops = {
1443 .write = ioport80_write,
1444 .read = ioport80_read,
1445 .endianness = DEVICE_NATIVE_ENDIAN,
1446 .impl = {
1447 .min_access_size = 1,
1448 .max_access_size = 1,
1452 static const MemoryRegionOps ioportF0_io_ops = {
1453 .write = ioportF0_write,
1454 .read = ioportF0_read,
1455 .endianness = DEVICE_NATIVE_ENDIAN,
1456 .impl = {
1457 .min_access_size = 1,
1458 .max_access_size = 1,
1462 void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1463 ISADevice **rtc_state,
1464 bool create_fdctrl,
1465 bool no_vmport,
1466 uint32 hpet_irqs)
1468 int i;
1469 DriveInfo *fd[MAX_FD];
1470 DeviceState *hpet = NULL;
1471 int pit_isa_irq = 0;
1472 qemu_irq pit_alt_irq = NULL;
1473 qemu_irq rtc_irq = NULL;
1474 qemu_irq *a20_line;
1475 ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
1476 qemu_irq *cpu_exit_irq;
1477 MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
1478 MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
1480 memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1);
1481 memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
1483 memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1);
1484 memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
1487 * Check if an HPET shall be created.
1489 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1490 * when the HPET wants to take over. Thus we have to disable the latter.
1492 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
1493 /* In order to set property, here not using sysbus_try_create_simple */
1494 hpet = qdev_try_create(NULL, TYPE_HPET);
1495 if (hpet) {
1496 /* For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7
1497 * and earlier, use IRQ2 for compat. Otherwise, use IRQ16~23,
1498 * IRQ8 and IRQ2.
1500 uint8_t compat = object_property_get_int(OBJECT(hpet),
1501 HPET_INTCAP, NULL);
1502 if (!compat) {
1503 qdev_prop_set_uint32(hpet, HPET_INTCAP, hpet_irqs);
1505 qdev_init_nofail(hpet);
1506 sysbus_mmio_map(SYS_BUS_DEVICE(hpet), 0, HPET_BASE);
1508 for (i = 0; i < GSI_NUM_PINS; i++) {
1509 sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
1511 pit_isa_irq = -1;
1512 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1513 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
1516 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
1518 qemu_register_boot_set(pc_boot_set, *rtc_state);
1520 if (!xen_enabled()) {
1521 if (kvm_irqchip_in_kernel()) {
1522 pit = kvm_pit_init(isa_bus, 0x40);
1523 } else {
1524 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1526 if (hpet) {
1527 /* connect PIT to output control line of the HPET */
1528 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0));
1530 pcspk_init(isa_bus, pit);
1533 serial_hds_isa_init(isa_bus, MAX_SERIAL_PORTS);
1534 parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);
1536 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
1537 i8042 = isa_create_simple(isa_bus, "i8042");
1538 i8042_setup_a20_line(i8042, &a20_line[0]);
1539 if (!no_vmport) {
1540 vmport_init(isa_bus);
1541 vmmouse = isa_try_create(isa_bus, "vmmouse");
1542 } else {
1543 vmmouse = NULL;
1545 if (vmmouse) {
1546 DeviceState *dev = DEVICE(vmmouse);
1547 qdev_prop_set_ptr(dev, "ps2_mouse", i8042);
1548 qdev_init_nofail(dev);
1550 port92 = isa_create_simple(isa_bus, "port92");
1551 port92_init(port92, &a20_line[1]);
1553 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1554 DMA_init(0, cpu_exit_irq);
1556 for(i = 0; i < MAX_FD; i++) {
1557 fd[i] = drive_get(IF_FLOPPY, 0, i);
1558 create_fdctrl |= !!fd[i];
1560 if (create_fdctrl) {
1561 fdctrl_init_isa(isa_bus, fd);
1565 void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus)
1567 int i;
1569 for (i = 0; i < nb_nics; i++) {
1570 NICInfo *nd = &nd_table[i];
1572 if (!pci_bus || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) {
1573 pc_init_ne2k_isa(isa_bus, nd);
1574 } else {
1575 pci_nic_init_nofail(nd, pci_bus, "e1000", NULL);
1580 void pc_pci_device_init(PCIBus *pci_bus)
1582 int max_bus;
1583 int bus;
1585 max_bus = drive_get_max_bus(IF_SCSI);
1586 for (bus = 0; bus <= max_bus; bus++) {
1587 pci_create_simple(pci_bus, -1, "lsi53c895a");
1591 void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name)
1593 DeviceState *dev;
1594 SysBusDevice *d;
1595 unsigned int i;
1597 if (kvm_irqchip_in_kernel()) {
1598 dev = qdev_create(NULL, "kvm-ioapic");
1599 } else {
1600 dev = qdev_create(NULL, "ioapic");
1602 if (parent_name) {
1603 object_property_add_child(object_resolve_path(parent_name, NULL),
1604 "ioapic", OBJECT(dev), NULL);
1606 qdev_init_nofail(dev);
1607 d = SYS_BUS_DEVICE(dev);
1608 sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS);
1610 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1611 gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i);
1615 static void pc_dimm_plug(HotplugHandler *hotplug_dev,
1616 DeviceState *dev, Error **errp)
1618 HotplugHandlerClass *hhc;
1619 Error *local_err = NULL;
1620 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1621 PCDIMMDevice *dimm = PC_DIMM(dev);
1622 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1623 MemoryRegion *mr = ddc->get_memory_region(dimm);
1624 uint64_t align = TARGET_PAGE_SIZE;
1626 if (memory_region_get_alignment(mr) && pcms->enforce_aligned_dimm) {
1627 align = memory_region_get_alignment(mr);
1630 if (!pcms->acpi_dev) {
1631 error_setg(&local_err,
1632 "memory hotplug is not enabled: missing acpi device");
1633 goto out;
1636 pc_dimm_memory_plug(dev, &pcms->hotplug_memory, mr, align, &local_err);
1637 if (local_err) {
1638 goto out;
1641 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1642 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &error_abort);
1643 out:
1644 error_propagate(errp, local_err);
1647 static void pc_dimm_unplug_request(HotplugHandler *hotplug_dev,
1648 DeviceState *dev, Error **errp)
1650 HotplugHandlerClass *hhc;
1651 Error *local_err = NULL;
1652 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1654 if (!pcms->acpi_dev) {
1655 error_setg(&local_err,
1656 "memory hotplug is not enabled: missing acpi device");
1657 goto out;
1660 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1661 hhc->unplug_request(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1663 out:
1664 error_propagate(errp, local_err);
1667 static void pc_dimm_unplug(HotplugHandler *hotplug_dev,
1668 DeviceState *dev, Error **errp)
1670 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1671 PCDIMMDevice *dimm = PC_DIMM(dev);
1672 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1673 MemoryRegion *mr = ddc->get_memory_region(dimm);
1674 HotplugHandlerClass *hhc;
1675 Error *local_err = NULL;
1677 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1678 hhc->unplug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1680 if (local_err) {
1681 goto out;
1684 pc_dimm_memory_unplug(dev, &pcms->hotplug_memory, mr);
1685 object_unparent(OBJECT(dev));
1687 out:
1688 error_propagate(errp, local_err);
1691 static void pc_cpu_plug(HotplugHandler *hotplug_dev,
1692 DeviceState *dev, Error **errp)
1694 HotplugHandlerClass *hhc;
1695 Error *local_err = NULL;
1696 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
1698 if (!dev->hotplugged) {
1699 goto out;
1702 if (!pcms->acpi_dev) {
1703 error_setg(&local_err,
1704 "cpu hotplug is not enabled: missing acpi device");
1705 goto out;
1708 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1709 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
1710 if (local_err) {
1711 goto out;
1714 /* increment the number of CPUs */
1715 rtc_set_memory(pcms->rtc, 0x5f, rtc_get_memory(pcms->rtc, 0x5f) + 1);
1716 out:
1717 error_propagate(errp, local_err);
1720 static void pc_machine_device_plug_cb(HotplugHandler *hotplug_dev,
1721 DeviceState *dev, Error **errp)
1723 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1724 pc_dimm_plug(hotplug_dev, dev, errp);
1725 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
1726 pc_cpu_plug(hotplug_dev, dev, errp);
1730 static void pc_machine_device_unplug_request_cb(HotplugHandler *hotplug_dev,
1731 DeviceState *dev, Error **errp)
1733 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1734 pc_dimm_unplug_request(hotplug_dev, dev, errp);
1735 } else {
1736 error_setg(errp, "acpi: device unplug request for not supported device"
1737 " type: %s", object_get_typename(OBJECT(dev)));
1741 static void pc_machine_device_unplug_cb(HotplugHandler *hotplug_dev,
1742 DeviceState *dev, Error **errp)
1744 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1745 pc_dimm_unplug(hotplug_dev, dev, errp);
1746 } else {
1747 error_setg(errp, "acpi: device unplug for not supported device"
1748 " type: %s", object_get_typename(OBJECT(dev)));
1752 static HotplugHandler *pc_get_hotpug_handler(MachineState *machine,
1753 DeviceState *dev)
1755 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(machine);
1757 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) ||
1758 object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
1759 return HOTPLUG_HANDLER(machine);
1762 return pcmc->get_hotplug_handler ?
1763 pcmc->get_hotplug_handler(machine, dev) : NULL;
1766 static void
1767 pc_machine_get_hotplug_memory_region_size(Object *obj, Visitor *v, void *opaque,
1768 const char *name, Error **errp)
1770 PCMachineState *pcms = PC_MACHINE(obj);
1771 int64_t value = memory_region_size(&pcms->hotplug_memory.mr);
1773 visit_type_int(v, &value, name, errp);
1776 static void pc_machine_get_max_ram_below_4g(Object *obj, Visitor *v,
1777 void *opaque, const char *name,
1778 Error **errp)
1780 PCMachineState *pcms = PC_MACHINE(obj);
1781 uint64_t value = pcms->max_ram_below_4g;
1783 visit_type_size(v, &value, name, errp);
1786 static void pc_machine_set_max_ram_below_4g(Object *obj, Visitor *v,
1787 void *opaque, const char *name,
1788 Error **errp)
1790 PCMachineState *pcms = PC_MACHINE(obj);
1791 Error *error = NULL;
1792 uint64_t value;
1794 visit_type_size(v, &value, name, &error);
1795 if (error) {
1796 error_propagate(errp, error);
1797 return;
1799 if (value > (1ULL << 32)) {
1800 error_set(&error, ERROR_CLASS_GENERIC_ERROR,
1801 "Machine option 'max-ram-below-4g=%"PRIu64
1802 "' expects size less than or equal to 4G", value);
1803 error_propagate(errp, error);
1804 return;
1807 if (value < (1ULL << 20)) {
1808 error_report("Warning: small max_ram_below_4g(%"PRIu64
1809 ") less than 1M. BIOS may not work..",
1810 value);
1813 pcms->max_ram_below_4g = value;
1816 static void pc_machine_get_vmport(Object *obj, Visitor *v, void *opaque,
1817 const char *name, Error **errp)
1819 PCMachineState *pcms = PC_MACHINE(obj);
1820 OnOffAuto vmport = pcms->vmport;
1822 visit_type_OnOffAuto(v, &vmport, name, errp);
1825 static void pc_machine_set_vmport(Object *obj, Visitor *v, void *opaque,
1826 const char *name, Error **errp)
1828 PCMachineState *pcms = PC_MACHINE(obj);
1830 visit_type_OnOffAuto(v, &pcms->vmport, name, errp);
1833 bool pc_machine_is_smm_enabled(PCMachineState *pcms)
1835 bool smm_available = false;
1837 if (pcms->smm == ON_OFF_AUTO_OFF) {
1838 return false;
1841 if (tcg_enabled() || qtest_enabled()) {
1842 smm_available = true;
1843 } else if (kvm_enabled()) {
1844 smm_available = kvm_has_smm();
1847 if (smm_available) {
1848 return true;
1851 if (pcms->smm == ON_OFF_AUTO_ON) {
1852 error_report("System Management Mode not supported by this hypervisor.");
1853 exit(1);
1855 return false;
1858 static void pc_machine_get_smm(Object *obj, Visitor *v, void *opaque,
1859 const char *name, Error **errp)
1861 PCMachineState *pcms = PC_MACHINE(obj);
1862 OnOffAuto smm = pcms->smm;
1864 visit_type_OnOffAuto(v, &smm, name, errp);
1867 static void pc_machine_set_smm(Object *obj, Visitor *v, void *opaque,
1868 const char *name, Error **errp)
1870 PCMachineState *pcms = PC_MACHINE(obj);
1872 visit_type_OnOffAuto(v, &pcms->smm, name, errp);
1875 static bool pc_machine_get_aligned_dimm(Object *obj, Error **errp)
1877 PCMachineState *pcms = PC_MACHINE(obj);
1879 return pcms->enforce_aligned_dimm;
1882 static void pc_machine_initfn(Object *obj)
1884 PCMachineState *pcms = PC_MACHINE(obj);
1886 object_property_add(obj, PC_MACHINE_MEMHP_REGION_SIZE, "int",
1887 pc_machine_get_hotplug_memory_region_size,
1888 NULL, NULL, NULL, &error_abort);
1890 pcms->max_ram_below_4g = 1ULL << 32; /* 4G */
1891 object_property_add(obj, PC_MACHINE_MAX_RAM_BELOW_4G, "size",
1892 pc_machine_get_max_ram_below_4g,
1893 pc_machine_set_max_ram_below_4g,
1894 NULL, NULL, &error_abort);
1895 object_property_set_description(obj, PC_MACHINE_MAX_RAM_BELOW_4G,
1896 "Maximum ram below the 4G boundary (32bit boundary)",
1897 &error_abort);
1899 pcms->smm = ON_OFF_AUTO_AUTO;
1900 object_property_add(obj, PC_MACHINE_SMM, "OnOffAuto",
1901 pc_machine_get_smm,
1902 pc_machine_set_smm,
1903 NULL, NULL, &error_abort);
1904 object_property_set_description(obj, PC_MACHINE_SMM,
1905 "Enable SMM (pc & q35)",
1906 &error_abort);
1908 pcms->vmport = ON_OFF_AUTO_AUTO;
1909 object_property_add(obj, PC_MACHINE_VMPORT, "OnOffAuto",
1910 pc_machine_get_vmport,
1911 pc_machine_set_vmport,
1912 NULL, NULL, &error_abort);
1913 object_property_set_description(obj, PC_MACHINE_VMPORT,
1914 "Enable vmport (pc & q35)",
1915 &error_abort);
1917 pcms->enforce_aligned_dimm = true;
1918 object_property_add_bool(obj, PC_MACHINE_ENFORCE_ALIGNED_DIMM,
1919 pc_machine_get_aligned_dimm,
1920 NULL, &error_abort);
1923 static unsigned pc_cpu_index_to_socket_id(unsigned cpu_index)
1925 unsigned pkg_id, core_id, smt_id;
1926 x86_topo_ids_from_idx(smp_cores, smp_threads, cpu_index,
1927 &pkg_id, &core_id, &smt_id);
1928 return pkg_id;
1931 static void pc_machine_class_init(ObjectClass *oc, void *data)
1933 MachineClass *mc = MACHINE_CLASS(oc);
1934 PCMachineClass *pcmc = PC_MACHINE_CLASS(oc);
1935 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1937 pcmc->get_hotplug_handler = mc->get_hotplug_handler;
1938 mc->get_hotplug_handler = pc_get_hotpug_handler;
1939 mc->cpu_index_to_socket_id = pc_cpu_index_to_socket_id;
1940 mc->default_boot_order = "cad";
1941 mc->hot_add_cpu = pc_hot_add_cpu;
1942 mc->max_cpus = 255;
1943 hc->plug = pc_machine_device_plug_cb;
1944 hc->unplug_request = pc_machine_device_unplug_request_cb;
1945 hc->unplug = pc_machine_device_unplug_cb;
1948 static const TypeInfo pc_machine_info = {
1949 .name = TYPE_PC_MACHINE,
1950 .parent = TYPE_MACHINE,
1951 .abstract = true,
1952 .instance_size = sizeof(PCMachineState),
1953 .instance_init = pc_machine_initfn,
1954 .class_size = sizeof(PCMachineClass),
1955 .class_init = pc_machine_class_init,
1956 .interfaces = (InterfaceInfo[]) {
1957 { TYPE_HOTPLUG_HANDLER },
1962 static void pc_machine_register_types(void)
1964 type_register_static(&pc_machine_info);
1967 type_init(pc_machine_register_types)