2 * SD Association Host Standard Specification v2.0 controller emulation
4 * Datasheet: PartA2_SD_Host_Controller_Simplified_Specification_Ver2.00.pdf
6 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
7 * Mitsyanko Igor <i.mitsyanko@samsung.com>
8 * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
10 * Based on MMC controller for Samsung S5PC1xx-based board emulation
11 * by Alexey Merkulov and Vladimir Monakhov.
13 * This program is free software; you can redistribute it and/or modify it
14 * under the terms of the GNU General Public License as published by the
15 * Free Software Foundation; either version 2 of the License, or (at your
16 * option) any later version.
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
21 * See the GNU General Public License for more details.
23 * You should have received a copy of the GNU General Public License along
24 * with this program; if not, see <http://www.gnu.org/licenses/>.
27 #include "qemu/osdep.h"
28 #include "qemu/units.h"
29 #include "qemu/error-report.h"
30 #include "qapi/error.h"
32 #include "hw/qdev-properties.h"
33 #include "sysemu/dma.h"
34 #include "qemu/timer.h"
35 #include "qemu/bitops.h"
36 #include "hw/sd/sdhci.h"
37 #include "migration/vmstate.h"
38 #include "sdhci-internal.h"
40 #include "qemu/module.h"
42 #include "qom/object.h"
44 #define TYPE_SDHCI_BUS "sdhci-bus"
45 /* This is reusing the SDBus typedef from SD_BUS */
46 DECLARE_INSTANCE_CHECKER(SDBus
, SDHCI_BUS
,
49 #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val))
51 static inline unsigned int sdhci_get_fifolen(SDHCIState
*s
)
53 return 1 << (9 + FIELD_EX32(s
->capareg
, SDHC_CAPAB
, MAXBLOCKLENGTH
));
56 /* return true on error */
57 static bool sdhci_check_capab_freq_range(SDHCIState
*s
, const char *desc
,
58 uint8_t freq
, Error
**errp
)
60 if (s
->sd_spec_version
>= 3) {
68 error_setg(errp
, "SD %s clock frequency can have value"
69 "in range 0-63 only", desc
);
75 static void sdhci_check_capareg(SDHCIState
*s
, Error
**errp
)
77 uint64_t msk
= s
->capareg
;
81 switch (s
->sd_spec_version
) {
83 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, BUS64BIT_V4
);
84 trace_sdhci_capareg("64-bit system bus (v4)", val
);
85 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, BUS64BIT_V4
, 0);
87 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, UHS_II
);
88 trace_sdhci_capareg("UHS-II", val
);
89 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, UHS_II
, 0);
91 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, ADMA3
);
92 trace_sdhci_capareg("ADMA3", val
);
93 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, ADMA3
, 0);
97 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, ASYNC_INT
);
98 trace_sdhci_capareg("async interrupt", val
);
99 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, ASYNC_INT
, 0);
101 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, SLOT_TYPE
);
103 error_setg(errp
, "slot-type not supported");
106 trace_sdhci_capareg("slot type", val
);
107 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, SLOT_TYPE
, 0);
110 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, EMBEDDED_8BIT
);
111 trace_sdhci_capareg("8-bit bus", val
);
113 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, EMBEDDED_8BIT
, 0);
115 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, BUS_SPEED
);
116 trace_sdhci_capareg("bus speed mask", val
);
117 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, BUS_SPEED
, 0);
119 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, DRIVER_STRENGTH
);
120 trace_sdhci_capareg("driver strength mask", val
);
121 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, DRIVER_STRENGTH
, 0);
123 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, TIMER_RETUNING
);
124 trace_sdhci_capareg("timer re-tuning", val
);
125 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, TIMER_RETUNING
, 0);
127 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, SDR50_TUNING
);
128 trace_sdhci_capareg("use SDR50 tuning", val
);
129 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, SDR50_TUNING
, 0);
131 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, RETUNING_MODE
);
132 trace_sdhci_capareg("re-tuning mode", val
);
133 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, RETUNING_MODE
, 0);
135 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, CLOCK_MULT
);
136 trace_sdhci_capareg("clock multiplier", val
);
137 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, CLOCK_MULT
, 0);
140 case 2: /* default version */
141 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, ADMA2
);
142 trace_sdhci_capareg("ADMA2", val
);
143 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, ADMA2
, 0);
145 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, ADMA1
);
146 trace_sdhci_capareg("ADMA1", val
);
147 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, ADMA1
, 0);
149 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, BUS64BIT
);
150 trace_sdhci_capareg("64-bit system bus (v3)", val
);
151 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, BUS64BIT
, 0);
155 y
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, TOUNIT
);
156 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, TOUNIT
, 0);
158 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, TOCLKFREQ
);
159 trace_sdhci_capareg(y
? "timeout (MHz)" : "Timeout (KHz)", val
);
160 if (sdhci_check_capab_freq_range(s
, "timeout", val
, errp
)) {
163 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, TOCLKFREQ
, 0);
165 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, BASECLKFREQ
);
166 trace_sdhci_capareg(y
? "base (MHz)" : "Base (KHz)", val
);
167 if (sdhci_check_capab_freq_range(s
, "base", val
, errp
)) {
170 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, BASECLKFREQ
, 0);
172 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, MAXBLOCKLENGTH
);
174 error_setg(errp
, "block size can be 512, 1024 or 2048 only");
177 trace_sdhci_capareg("max block length", sdhci_get_fifolen(s
));
178 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, MAXBLOCKLENGTH
, 0);
180 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, HIGHSPEED
);
181 trace_sdhci_capareg("high speed", val
);
182 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, HIGHSPEED
, 0);
184 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, SDMA
);
185 trace_sdhci_capareg("SDMA", val
);
186 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, SDMA
, 0);
188 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, SUSPRESUME
);
189 trace_sdhci_capareg("suspend/resume", val
);
190 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, SUSPRESUME
, 0);
192 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, V33
);
193 trace_sdhci_capareg("3.3v", val
);
194 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, V33
, 0);
196 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, V30
);
197 trace_sdhci_capareg("3.0v", val
);
198 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, V30
, 0);
200 val
= FIELD_EX64(s
->capareg
, SDHC_CAPAB
, V18
);
201 trace_sdhci_capareg("1.8v", val
);
202 msk
= FIELD_DP64(msk
, SDHC_CAPAB
, V18
, 0);
206 error_setg(errp
, "Unsupported spec version: %u", s
->sd_spec_version
);
209 qemu_log_mask(LOG_UNIMP
,
210 "SDHCI: unknown CAPAB mask: 0x%016" PRIx64
"\n", msk
);
214 static uint8_t sdhci_slotint(SDHCIState
*s
)
216 return (s
->norintsts
& s
->norintsigen
) || (s
->errintsts
& s
->errintsigen
) ||
217 ((s
->norintsts
& SDHC_NIS_INSERT
) && (s
->wakcon
& SDHC_WKUP_ON_INS
)) ||
218 ((s
->norintsts
& SDHC_NIS_REMOVE
) && (s
->wakcon
& SDHC_WKUP_ON_RMV
));
221 /* Return true if IRQ was pending and delivered */
222 static bool sdhci_update_irq(SDHCIState
*s
)
224 bool pending
= sdhci_slotint(s
);
226 qemu_set_irq(s
->irq
, pending
);
231 static void sdhci_raise_insertion_irq(void *opaque
)
233 SDHCIState
*s
= (SDHCIState
*)opaque
;
235 if (s
->norintsts
& SDHC_NIS_REMOVE
) {
236 timer_mod(s
->insert_timer
,
237 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL
) + SDHC_INSERTION_DELAY
);
239 s
->prnsts
= 0x1ff0000;
240 if (s
->norintstsen
& SDHC_NISEN_INSERT
) {
241 s
->norintsts
|= SDHC_NIS_INSERT
;
247 static void sdhci_set_inserted(DeviceState
*dev
, bool level
)
249 SDHCIState
*s
= (SDHCIState
*)dev
;
251 trace_sdhci_set_inserted(level
? "insert" : "eject");
252 if ((s
->norintsts
& SDHC_NIS_REMOVE
) && level
) {
253 /* Give target some time to notice card ejection */
254 timer_mod(s
->insert_timer
,
255 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL
) + SDHC_INSERTION_DELAY
);
258 s
->prnsts
= 0x1ff0000;
259 if (s
->norintstsen
& SDHC_NISEN_INSERT
) {
260 s
->norintsts
|= SDHC_NIS_INSERT
;
263 s
->prnsts
= 0x1fa0000;
264 s
->pwrcon
&= ~SDHC_POWER_ON
;
265 s
->clkcon
&= ~SDHC_CLOCK_SDCLK_EN
;
266 if (s
->norintstsen
& SDHC_NISEN_REMOVE
) {
267 s
->norintsts
|= SDHC_NIS_REMOVE
;
274 static void sdhci_set_readonly(DeviceState
*dev
, bool level
)
276 SDHCIState
*s
= (SDHCIState
*)dev
;
279 s
->prnsts
&= ~SDHC_WRITE_PROTECT
;
282 s
->prnsts
|= SDHC_WRITE_PROTECT
;
286 static void sdhci_reset(SDHCIState
*s
)
288 DeviceState
*dev
= DEVICE(s
);
290 timer_del(s
->insert_timer
);
291 timer_del(s
->transfer_timer
);
293 /* Set all registers to 0. Capabilities/Version registers are not cleared
294 * and assumed to always preserve their value, given to them during
296 memset(&s
->sdmasysad
, 0, (uintptr_t)&s
->capareg
- (uintptr_t)&s
->sdmasysad
);
298 /* Reset other state based on current card insertion/readonly status */
299 sdhci_set_inserted(dev
, sdbus_get_inserted(&s
->sdbus
));
300 sdhci_set_readonly(dev
, sdbus_get_readonly(&s
->sdbus
));
303 s
->stopped_state
= sdhc_not_stopped
;
304 s
->pending_insert_state
= false;
307 static void sdhci_poweron_reset(DeviceState
*dev
)
309 /* QOM (ie power-on) reset. This is identical to reset
310 * commanded via device register apart from handling of the
311 * 'pending insert on powerup' quirk.
313 SDHCIState
*s
= (SDHCIState
*)dev
;
317 if (s
->pending_insert_quirk
) {
318 s
->pending_insert_state
= true;
322 static void sdhci_data_transfer(void *opaque
);
324 static void sdhci_send_command(SDHCIState
*s
)
327 uint8_t response
[16];
329 bool timeout
= false;
333 request
.cmd
= s
->cmdreg
>> 8;
334 request
.arg
= s
->argument
;
336 trace_sdhci_send_command(request
.cmd
, request
.arg
);
337 rlen
= sdbus_do_command(&s
->sdbus
, &request
, response
);
339 if (s
->cmdreg
& SDHC_CMD_RESPONSE
) {
341 s
->rspreg
[0] = ldl_be_p(response
);
342 s
->rspreg
[1] = s
->rspreg
[2] = s
->rspreg
[3] = 0;
343 trace_sdhci_response4(s
->rspreg
[0]);
344 } else if (rlen
== 16) {
345 s
->rspreg
[0] = ldl_be_p(&response
[11]);
346 s
->rspreg
[1] = ldl_be_p(&response
[7]);
347 s
->rspreg
[2] = ldl_be_p(&response
[3]);
348 s
->rspreg
[3] = (response
[0] << 16) | (response
[1] << 8) |
350 trace_sdhci_response16(s
->rspreg
[3], s
->rspreg
[2],
351 s
->rspreg
[1], s
->rspreg
[0]);
354 trace_sdhci_error("timeout waiting for command response");
355 if (s
->errintstsen
& SDHC_EISEN_CMDTIMEOUT
) {
356 s
->errintsts
|= SDHC_EIS_CMDTIMEOUT
;
357 s
->norintsts
|= SDHC_NIS_ERR
;
361 if (!(s
->quirks
& SDHCI_QUIRK_NO_BUSY_IRQ
) &&
362 (s
->norintstsen
& SDHC_NISEN_TRSCMP
) &&
363 (s
->cmdreg
& SDHC_CMD_RESPONSE
) == SDHC_CMD_RSP_WITH_BUSY
) {
364 s
->norintsts
|= SDHC_NIS_TRSCMP
;
368 if (s
->norintstsen
& SDHC_NISEN_CMDCMP
) {
369 s
->norintsts
|= SDHC_NIS_CMDCMP
;
374 if (!timeout
&& s
->blksize
&& (s
->cmdreg
& SDHC_CMD_DATA_PRESENT
)) {
376 sdhci_data_transfer(s
);
380 static void sdhci_end_transfer(SDHCIState
*s
)
382 /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
383 if ((s
->trnmod
& SDHC_TRNS_ACMD12
) != 0) {
385 uint8_t response
[16];
389 trace_sdhci_end_transfer(request
.cmd
, request
.arg
);
390 sdbus_do_command(&s
->sdbus
, &request
, response
);
391 /* Auto CMD12 response goes to the upper Response register */
392 s
->rspreg
[3] = ldl_be_p(response
);
395 s
->prnsts
&= ~(SDHC_DOING_READ
| SDHC_DOING_WRITE
|
396 SDHC_DAT_LINE_ACTIVE
| SDHC_DATA_INHIBIT
|
397 SDHC_SPACE_AVAILABLE
| SDHC_DATA_AVAILABLE
);
399 if (s
->norintstsen
& SDHC_NISEN_TRSCMP
) {
400 s
->norintsts
|= SDHC_NIS_TRSCMP
;
407 * Programmed i/o data transfer
409 #define BLOCK_SIZE_MASK (4 * KiB - 1)
411 /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
412 static void sdhci_read_block_from_card(SDHCIState
*s
)
414 const uint16_t blk_size
= s
->blksize
& BLOCK_SIZE_MASK
;
416 if ((s
->trnmod
& SDHC_TRNS_MULTI
) &&
417 (s
->trnmod
& SDHC_TRNS_BLK_CNT_EN
) && (s
->blkcnt
== 0)) {
421 if (!FIELD_EX32(s
->hostctl2
, SDHC_HOSTCTL2
, EXECUTE_TUNING
)) {
422 /* Device is not in tuning */
423 sdbus_read_data(&s
->sdbus
, s
->fifo_buffer
, blk_size
);
426 if (FIELD_EX32(s
->hostctl2
, SDHC_HOSTCTL2
, EXECUTE_TUNING
)) {
427 /* Device is in tuning */
428 s
->hostctl2
&= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK
;
429 s
->hostctl2
|= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK
;
430 s
->prnsts
&= ~(SDHC_DAT_LINE_ACTIVE
| SDHC_DOING_READ
|
435 /* New data now available for READ through Buffer Port Register */
436 s
->prnsts
|= SDHC_DATA_AVAILABLE
;
437 if (s
->norintstsen
& SDHC_NISEN_RBUFRDY
) {
438 s
->norintsts
|= SDHC_NIS_RBUFRDY
;
441 /* Clear DAT line active status if that was the last block */
442 if ((s
->trnmod
& SDHC_TRNS_MULTI
) == 0 ||
443 ((s
->trnmod
& SDHC_TRNS_MULTI
) && s
->blkcnt
== 1)) {
444 s
->prnsts
&= ~SDHC_DAT_LINE_ACTIVE
;
447 /* If stop at block gap request was set and it's not the last block of
448 * data - generate Block Event interrupt */
449 if (s
->stopped_state
== sdhc_gap_read
&& (s
->trnmod
& SDHC_TRNS_MULTI
) &&
451 s
->prnsts
&= ~SDHC_DAT_LINE_ACTIVE
;
452 if (s
->norintstsen
& SDHC_EISEN_BLKGAP
) {
453 s
->norintsts
|= SDHC_EIS_BLKGAP
;
461 /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
462 static uint32_t sdhci_read_dataport(SDHCIState
*s
, unsigned size
)
467 /* first check that a valid data exists in host controller input buffer */
468 if ((s
->prnsts
& SDHC_DATA_AVAILABLE
) == 0) {
469 trace_sdhci_error("read from empty buffer");
473 for (i
= 0; i
< size
; i
++) {
474 value
|= s
->fifo_buffer
[s
->data_count
] << i
* 8;
476 /* check if we've read all valid data (blksize bytes) from buffer */
477 if ((s
->data_count
) >= (s
->blksize
& BLOCK_SIZE_MASK
)) {
478 trace_sdhci_read_dataport(s
->data_count
);
479 s
->prnsts
&= ~SDHC_DATA_AVAILABLE
; /* no more data in a buffer */
480 s
->data_count
= 0; /* next buff read must start at position [0] */
482 if (s
->trnmod
& SDHC_TRNS_BLK_CNT_EN
) {
486 /* if that was the last block of data */
487 if ((s
->trnmod
& SDHC_TRNS_MULTI
) == 0 ||
488 ((s
->trnmod
& SDHC_TRNS_BLK_CNT_EN
) && (s
->blkcnt
== 0)) ||
489 /* stop at gap request */
490 (s
->stopped_state
== sdhc_gap_read
&&
491 !(s
->prnsts
& SDHC_DAT_LINE_ACTIVE
))) {
492 sdhci_end_transfer(s
);
493 } else { /* if there are more data, read next block from card */
494 sdhci_read_block_from_card(s
);
503 /* Write data from host controller FIFO to card */
504 static void sdhci_write_block_to_card(SDHCIState
*s
)
506 if (s
->prnsts
& SDHC_SPACE_AVAILABLE
) {
507 if (s
->norintstsen
& SDHC_NISEN_WBUFRDY
) {
508 s
->norintsts
|= SDHC_NIS_WBUFRDY
;
514 if (s
->trnmod
& SDHC_TRNS_BLK_CNT_EN
) {
515 if (s
->blkcnt
== 0) {
522 sdbus_write_data(&s
->sdbus
, s
->fifo_buffer
, s
->blksize
& BLOCK_SIZE_MASK
);
524 /* Next data can be written through BUFFER DATORT register */
525 s
->prnsts
|= SDHC_SPACE_AVAILABLE
;
527 /* Finish transfer if that was the last block of data */
528 if ((s
->trnmod
& SDHC_TRNS_MULTI
) == 0 ||
529 ((s
->trnmod
& SDHC_TRNS_MULTI
) &&
530 (s
->trnmod
& SDHC_TRNS_BLK_CNT_EN
) && (s
->blkcnt
== 0))) {
531 sdhci_end_transfer(s
);
532 } else if (s
->norintstsen
& SDHC_NISEN_WBUFRDY
) {
533 s
->norintsts
|= SDHC_NIS_WBUFRDY
;
536 /* Generate Block Gap Event if requested and if not the last block */
537 if (s
->stopped_state
== sdhc_gap_write
&& (s
->trnmod
& SDHC_TRNS_MULTI
) &&
539 s
->prnsts
&= ~SDHC_DOING_WRITE
;
540 if (s
->norintstsen
& SDHC_EISEN_BLKGAP
) {
541 s
->norintsts
|= SDHC_EIS_BLKGAP
;
543 sdhci_end_transfer(s
);
549 /* Write @size bytes of @value data to host controller @s Buffer Data Port
551 static void sdhci_write_dataport(SDHCIState
*s
, uint32_t value
, unsigned size
)
555 /* Check that there is free space left in a buffer */
556 if (!(s
->prnsts
& SDHC_SPACE_AVAILABLE
)) {
557 trace_sdhci_error("Can't write to data buffer: buffer full");
561 for (i
= 0; i
< size
; i
++) {
562 s
->fifo_buffer
[s
->data_count
] = value
& 0xFF;
565 if (s
->data_count
>= (s
->blksize
& BLOCK_SIZE_MASK
)) {
566 trace_sdhci_write_dataport(s
->data_count
);
568 s
->prnsts
&= ~SDHC_SPACE_AVAILABLE
;
569 if (s
->prnsts
& SDHC_DOING_WRITE
) {
570 sdhci_write_block_to_card(s
);
577 * Single DMA data transfer
580 /* Multi block SDMA transfer */
581 static void sdhci_sdma_transfer_multi_blocks(SDHCIState
*s
)
583 bool page_aligned
= false;
585 const uint16_t block_size
= s
->blksize
& BLOCK_SIZE_MASK
;
586 uint32_t boundary_chk
= 1 << (((s
->blksize
& ~BLOCK_SIZE_MASK
) >> 12) + 12);
587 uint32_t boundary_count
= boundary_chk
- (s
->sdmasysad
% boundary_chk
);
589 if (!(s
->trnmod
& SDHC_TRNS_BLK_CNT_EN
) || !s
->blkcnt
) {
590 qemu_log_mask(LOG_UNIMP
, "infinite transfer is not supported\n");
594 /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
595 * possible stop at page boundary if initial address is not page aligned,
596 * allow them to work properly */
597 if ((s
->sdmasysad
% boundary_chk
) == 0) {
601 s
->prnsts
|= SDHC_DATA_INHIBIT
| SDHC_DAT_LINE_ACTIVE
;
602 if (s
->trnmod
& SDHC_TRNS_READ
) {
603 s
->prnsts
|= SDHC_DOING_READ
;
605 if (s
->data_count
== 0) {
606 sdbus_read_data(&s
->sdbus
, s
->fifo_buffer
, block_size
);
608 begin
= s
->data_count
;
609 if (((boundary_count
+ begin
) < block_size
) && page_aligned
) {
610 s
->data_count
= boundary_count
+ begin
;
613 s
->data_count
= block_size
;
614 boundary_count
-= block_size
- begin
;
615 if (s
->trnmod
& SDHC_TRNS_BLK_CNT_EN
) {
619 dma_memory_write(s
->dma_as
, s
->sdmasysad
, &s
->fifo_buffer
[begin
],
620 s
->data_count
- begin
, MEMTXATTRS_UNSPECIFIED
);
621 s
->sdmasysad
+= s
->data_count
- begin
;
622 if (s
->data_count
== block_size
) {
625 if (page_aligned
&& boundary_count
== 0) {
630 s
->prnsts
|= SDHC_DOING_WRITE
;
632 begin
= s
->data_count
;
633 if (((boundary_count
+ begin
) < block_size
) && page_aligned
) {
634 s
->data_count
= boundary_count
+ begin
;
637 s
->data_count
= block_size
;
638 boundary_count
-= block_size
- begin
;
640 dma_memory_read(s
->dma_as
, s
->sdmasysad
, &s
->fifo_buffer
[begin
],
641 s
->data_count
- begin
, MEMTXATTRS_UNSPECIFIED
);
642 s
->sdmasysad
+= s
->data_count
- begin
;
643 if (s
->data_count
== block_size
) {
644 sdbus_write_data(&s
->sdbus
, s
->fifo_buffer
, block_size
);
646 if (s
->trnmod
& SDHC_TRNS_BLK_CNT_EN
) {
650 if (page_aligned
&& boundary_count
== 0) {
656 if (s
->blkcnt
== 0) {
657 sdhci_end_transfer(s
);
659 if (s
->norintstsen
& SDHC_NISEN_DMA
) {
660 s
->norintsts
|= SDHC_NIS_DMA
;
666 /* single block SDMA transfer */
667 static void sdhci_sdma_transfer_single_block(SDHCIState
*s
)
669 uint32_t datacnt
= s
->blksize
& BLOCK_SIZE_MASK
;
671 if (s
->trnmod
& SDHC_TRNS_READ
) {
672 sdbus_read_data(&s
->sdbus
, s
->fifo_buffer
, datacnt
);
673 dma_memory_write(s
->dma_as
, s
->sdmasysad
, s
->fifo_buffer
, datacnt
,
674 MEMTXATTRS_UNSPECIFIED
);
676 dma_memory_read(s
->dma_as
, s
->sdmasysad
, s
->fifo_buffer
, datacnt
,
677 MEMTXATTRS_UNSPECIFIED
);
678 sdbus_write_data(&s
->sdbus
, s
->fifo_buffer
, datacnt
);
682 sdhci_end_transfer(s
);
685 typedef struct ADMADescr
{
692 static void get_adma_description(SDHCIState
*s
, ADMADescr
*dscr
)
696 hwaddr entry_addr
= (hwaddr
)s
->admasysaddr
;
697 switch (SDHC_DMA_TYPE(s
->hostctl1
)) {
698 case SDHC_CTRL_ADMA2_32
:
699 dma_memory_read(s
->dma_as
, entry_addr
, &adma2
, sizeof(adma2
),
700 MEMTXATTRS_UNSPECIFIED
);
701 adma2
= le64_to_cpu(adma2
);
702 /* The spec does not specify endianness of descriptor table.
703 * We currently assume that it is LE.
705 dscr
->addr
= (hwaddr
)extract64(adma2
, 32, 32) & ~0x3ull
;
706 dscr
->length
= (uint16_t)extract64(adma2
, 16, 16);
707 dscr
->attr
= (uint8_t)extract64(adma2
, 0, 7);
710 case SDHC_CTRL_ADMA1_32
:
711 dma_memory_read(s
->dma_as
, entry_addr
, &adma1
, sizeof(adma1
),
712 MEMTXATTRS_UNSPECIFIED
);
713 adma1
= le32_to_cpu(adma1
);
714 dscr
->addr
= (hwaddr
)(adma1
& 0xFFFFF000);
715 dscr
->attr
= (uint8_t)extract32(adma1
, 0, 7);
717 if ((dscr
->attr
& SDHC_ADMA_ATTR_ACT_MASK
) == SDHC_ADMA_ATTR_SET_LEN
) {
718 dscr
->length
= (uint16_t)extract32(adma1
, 12, 16);
720 dscr
->length
= 4 * KiB
;
723 case SDHC_CTRL_ADMA2_64
:
724 dma_memory_read(s
->dma_as
, entry_addr
, &dscr
->attr
, 1,
725 MEMTXATTRS_UNSPECIFIED
);
726 dma_memory_read(s
->dma_as
, entry_addr
+ 2, &dscr
->length
, 2,
727 MEMTXATTRS_UNSPECIFIED
);
728 dscr
->length
= le16_to_cpu(dscr
->length
);
729 dma_memory_read(s
->dma_as
, entry_addr
+ 4, &dscr
->addr
, 8,
730 MEMTXATTRS_UNSPECIFIED
);
731 dscr
->addr
= le64_to_cpu(dscr
->addr
);
732 dscr
->attr
&= (uint8_t) ~0xC0;
738 /* Advanced DMA data transfer */
740 static void sdhci_do_adma(SDHCIState
*s
)
742 unsigned int begin
, length
;
743 const uint16_t block_size
= s
->blksize
& BLOCK_SIZE_MASK
;
744 const MemTxAttrs attrs
= { .memory
= true };
749 if (s
->trnmod
& SDHC_TRNS_BLK_CNT_EN
&& !s
->blkcnt
) {
750 /* Stop Multiple Transfer */
751 sdhci_end_transfer(s
);
755 for (i
= 0; i
< SDHC_ADMA_DESCS_PER_DELAY
; ++i
) {
756 s
->admaerr
&= ~SDHC_ADMAERR_LENGTH_MISMATCH
;
758 get_adma_description(s
, &dscr
);
759 trace_sdhci_adma_loop(dscr
.addr
, dscr
.length
, dscr
.attr
);
761 if ((dscr
.attr
& SDHC_ADMA_ATTR_VALID
) == 0) {
762 /* Indicate that error occurred in ST_FDS state */
763 s
->admaerr
&= ~SDHC_ADMAERR_STATE_MASK
;
764 s
->admaerr
|= SDHC_ADMAERR_STATE_ST_FDS
;
766 /* Generate ADMA error interrupt */
767 if (s
->errintstsen
& SDHC_EISEN_ADMAERR
) {
768 s
->errintsts
|= SDHC_EIS_ADMAERR
;
769 s
->norintsts
|= SDHC_NIS_ERR
;
776 length
= dscr
.length
? dscr
.length
: 64 * KiB
;
778 switch (dscr
.attr
& SDHC_ADMA_ATTR_ACT_MASK
) {
779 case SDHC_ADMA_ATTR_ACT_TRAN
: /* data transfer */
780 s
->prnsts
|= SDHC_DATA_INHIBIT
| SDHC_DAT_LINE_ACTIVE
;
781 if (s
->trnmod
& SDHC_TRNS_READ
) {
782 s
->prnsts
|= SDHC_DOING_READ
;
784 if (s
->data_count
== 0) {
785 sdbus_read_data(&s
->sdbus
, s
->fifo_buffer
, block_size
);
787 begin
= s
->data_count
;
788 if ((length
+ begin
) < block_size
) {
789 s
->data_count
= length
+ begin
;
792 s
->data_count
= block_size
;
793 length
-= block_size
- begin
;
795 res
= dma_memory_write(s
->dma_as
, dscr
.addr
,
796 &s
->fifo_buffer
[begin
],
797 s
->data_count
- begin
,
799 if (res
!= MEMTX_OK
) {
802 dscr
.addr
+= s
->data_count
- begin
;
803 if (s
->data_count
== block_size
) {
805 if (s
->trnmod
& SDHC_TRNS_BLK_CNT_EN
) {
807 if (s
->blkcnt
== 0) {
814 s
->prnsts
|= SDHC_DOING_WRITE
;
816 begin
= s
->data_count
;
817 if ((length
+ begin
) < block_size
) {
818 s
->data_count
= length
+ begin
;
821 s
->data_count
= block_size
;
822 length
-= block_size
- begin
;
824 res
= dma_memory_read(s
->dma_as
, dscr
.addr
,
825 &s
->fifo_buffer
[begin
],
826 s
->data_count
- begin
,
828 if (res
!= MEMTX_OK
) {
831 dscr
.addr
+= s
->data_count
- begin
;
832 if (s
->data_count
== block_size
) {
833 sdbus_write_data(&s
->sdbus
, s
->fifo_buffer
, block_size
);
835 if (s
->trnmod
& SDHC_TRNS_BLK_CNT_EN
) {
837 if (s
->blkcnt
== 0) {
844 if (res
!= MEMTX_OK
) {
845 if (s
->errintstsen
& SDHC_EISEN_ADMAERR
) {
846 trace_sdhci_error("Set ADMA error flag");
847 s
->errintsts
|= SDHC_EIS_ADMAERR
;
848 s
->norintsts
|= SDHC_NIS_ERR
;
852 s
->admasysaddr
+= dscr
.incr
;
855 case SDHC_ADMA_ATTR_ACT_LINK
: /* link to next descriptor table */
856 s
->admasysaddr
= dscr
.addr
;
857 trace_sdhci_adma("link", s
->admasysaddr
);
860 s
->admasysaddr
+= dscr
.incr
;
864 if (dscr
.attr
& SDHC_ADMA_ATTR_INT
) {
865 trace_sdhci_adma("interrupt", s
->admasysaddr
);
866 if (s
->norintstsen
& SDHC_NISEN_DMA
) {
867 s
->norintsts
|= SDHC_NIS_DMA
;
870 if (sdhci_update_irq(s
) && !(dscr
.attr
& SDHC_ADMA_ATTR_END
)) {
871 /* IRQ delivered, reschedule current transfer */
876 /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
877 if (((s
->trnmod
& SDHC_TRNS_BLK_CNT_EN
) &&
878 (s
->blkcnt
== 0)) || (dscr
.attr
& SDHC_ADMA_ATTR_END
)) {
879 trace_sdhci_adma_transfer_completed();
880 if (length
|| ((dscr
.attr
& SDHC_ADMA_ATTR_END
) &&
881 (s
->trnmod
& SDHC_TRNS_BLK_CNT_EN
) &&
883 trace_sdhci_error("SD/MMC host ADMA length mismatch");
884 s
->admaerr
|= SDHC_ADMAERR_LENGTH_MISMATCH
|
885 SDHC_ADMAERR_STATE_ST_TFR
;
886 if (s
->errintstsen
& SDHC_EISEN_ADMAERR
) {
887 trace_sdhci_error("Set ADMA error flag");
888 s
->errintsts
|= SDHC_EIS_ADMAERR
;
889 s
->norintsts
|= SDHC_NIS_ERR
;
894 sdhci_end_transfer(s
);
900 /* we have unfinished business - reschedule to continue ADMA */
901 timer_mod(s
->transfer_timer
,
902 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL
) + SDHC_TRANSFER_DELAY
);
905 /* Perform data transfer according to controller configuration */
907 static void sdhci_data_transfer(void *opaque
)
909 SDHCIState
*s
= (SDHCIState
*)opaque
;
911 if (s
->trnmod
& SDHC_TRNS_DMA
) {
912 switch (SDHC_DMA_TYPE(s
->hostctl1
)) {
914 if ((s
->blkcnt
== 1) || !(s
->trnmod
& SDHC_TRNS_MULTI
)) {
915 sdhci_sdma_transfer_single_block(s
);
917 sdhci_sdma_transfer_multi_blocks(s
);
921 case SDHC_CTRL_ADMA1_32
:
922 if (!(s
->capareg
& R_SDHC_CAPAB_ADMA1_MASK
)) {
923 trace_sdhci_error("ADMA1 not supported");
929 case SDHC_CTRL_ADMA2_32
:
930 if (!(s
->capareg
& R_SDHC_CAPAB_ADMA2_MASK
)) {
931 trace_sdhci_error("ADMA2 not supported");
937 case SDHC_CTRL_ADMA2_64
:
938 if (!(s
->capareg
& R_SDHC_CAPAB_ADMA2_MASK
) ||
939 !(s
->capareg
& R_SDHC_CAPAB_BUS64BIT_MASK
)) {
940 trace_sdhci_error("64 bit ADMA not supported");
947 trace_sdhci_error("Unsupported DMA type");
951 if ((s
->trnmod
& SDHC_TRNS_READ
) && sdbus_data_ready(&s
->sdbus
)) {
952 s
->prnsts
|= SDHC_DOING_READ
| SDHC_DATA_INHIBIT
|
953 SDHC_DAT_LINE_ACTIVE
;
954 sdhci_read_block_from_card(s
);
956 s
->prnsts
|= SDHC_DOING_WRITE
| SDHC_DAT_LINE_ACTIVE
|
957 SDHC_SPACE_AVAILABLE
| SDHC_DATA_INHIBIT
;
958 sdhci_write_block_to_card(s
);
963 static bool sdhci_can_issue_command(SDHCIState
*s
)
965 if (!SDHC_CLOCK_IS_ON(s
->clkcon
) ||
966 (((s
->prnsts
& SDHC_DATA_INHIBIT
) || s
->stopped_state
) &&
967 ((s
->cmdreg
& SDHC_CMD_DATA_PRESENT
) ||
968 ((s
->cmdreg
& SDHC_CMD_RESPONSE
) == SDHC_CMD_RSP_WITH_BUSY
&&
969 !(SDHC_COMMAND_TYPE(s
->cmdreg
) == SDHC_CMD_ABORT
))))) {
976 /* The Buffer Data Port register must be accessed in sequential and
977 * continuous manner */
979 sdhci_buff_access_is_sequential(SDHCIState
*s
, unsigned byte_num
)
981 if ((s
->data_count
& 0x3) != byte_num
) {
982 trace_sdhci_error("Non-sequential access to Buffer Data Port register"
989 static void sdhci_resume_pending_transfer(SDHCIState
*s
)
991 timer_del(s
->transfer_timer
);
992 sdhci_data_transfer(s
);
995 static uint64_t sdhci_read(void *opaque
, hwaddr offset
, unsigned size
)
997 SDHCIState
*s
= (SDHCIState
*)opaque
;
1000 if (timer_pending(s
->transfer_timer
)) {
1001 sdhci_resume_pending_transfer(s
);
1004 switch (offset
& ~0x3) {
1009 ret
= s
->blksize
| (s
->blkcnt
<< 16);
1015 ret
= s
->trnmod
| (s
->cmdreg
<< 16);
1017 case SDHC_RSPREG0
... SDHC_RSPREG3
:
1018 ret
= s
->rspreg
[((offset
& ~0x3) - SDHC_RSPREG0
) >> 2];
1021 if (sdhci_buff_access_is_sequential(s
, offset
- SDHC_BDATA
)) {
1022 ret
= sdhci_read_dataport(s
, size
);
1023 trace_sdhci_access("rd", size
<< 3, offset
, "->", ret
, ret
);
1029 ret
= FIELD_DP32(ret
, SDHC_PRNSTS
, DAT_LVL
,
1030 sdbus_get_dat_lines(&s
->sdbus
));
1031 ret
= FIELD_DP32(ret
, SDHC_PRNSTS
, CMD_LVL
,
1032 sdbus_get_cmd_line(&s
->sdbus
));
1035 ret
= s
->hostctl1
| (s
->pwrcon
<< 8) | (s
->blkgap
<< 16) |
1039 ret
= s
->clkcon
| (s
->timeoutcon
<< 16);
1041 case SDHC_NORINTSTS
:
1042 ret
= s
->norintsts
| (s
->errintsts
<< 16);
1044 case SDHC_NORINTSTSEN
:
1045 ret
= s
->norintstsen
| (s
->errintstsen
<< 16);
1047 case SDHC_NORINTSIGEN
:
1048 ret
= s
->norintsigen
| (s
->errintsigen
<< 16);
1050 case SDHC_ACMD12ERRSTS
:
1051 ret
= s
->acmd12errsts
| (s
->hostctl2
<< 16);
1054 ret
= (uint32_t)s
->capareg
;
1056 case SDHC_CAPAB
+ 4:
1057 ret
= (uint32_t)(s
->capareg
>> 32);
1060 ret
= (uint32_t)s
->maxcurr
;
1062 case SDHC_MAXCURR
+ 4:
1063 ret
= (uint32_t)(s
->maxcurr
>> 32);
1068 case SDHC_ADMASYSADDR
:
1069 ret
= (uint32_t)s
->admasysaddr
;
1071 case SDHC_ADMASYSADDR
+ 4:
1072 ret
= (uint32_t)(s
->admasysaddr
>> 32);
1074 case SDHC_SLOT_INT_STATUS
:
1075 ret
= (s
->version
<< 16) | sdhci_slotint(s
);
1078 qemu_log_mask(LOG_UNIMP
, "SDHC rd_%ub @0x%02" HWADDR_PRIx
" "
1079 "not implemented\n", size
, offset
);
1083 ret
>>= (offset
& 0x3) * 8;
1084 ret
&= (1ULL << (size
* 8)) - 1;
1085 trace_sdhci_access("rd", size
<< 3, offset
, "->", ret
, ret
);
1089 static inline void sdhci_blkgap_write(SDHCIState
*s
, uint8_t value
)
1091 if ((value
& SDHC_STOP_AT_GAP_REQ
) && (s
->blkgap
& SDHC_STOP_AT_GAP_REQ
)) {
1094 s
->blkgap
= value
& SDHC_STOP_AT_GAP_REQ
;
1096 if ((value
& SDHC_CONTINUE_REQ
) && s
->stopped_state
&&
1097 (s
->blkgap
& SDHC_STOP_AT_GAP_REQ
) == 0) {
1098 if (s
->stopped_state
== sdhc_gap_read
) {
1099 s
->prnsts
|= SDHC_DAT_LINE_ACTIVE
| SDHC_DOING_READ
;
1100 sdhci_read_block_from_card(s
);
1102 s
->prnsts
|= SDHC_DAT_LINE_ACTIVE
| SDHC_DOING_WRITE
;
1103 sdhci_write_block_to_card(s
);
1105 s
->stopped_state
= sdhc_not_stopped
;
1106 } else if (!s
->stopped_state
&& (value
& SDHC_STOP_AT_GAP_REQ
)) {
1107 if (s
->prnsts
& SDHC_DOING_READ
) {
1108 s
->stopped_state
= sdhc_gap_read
;
1109 } else if (s
->prnsts
& SDHC_DOING_WRITE
) {
1110 s
->stopped_state
= sdhc_gap_write
;
1115 static inline void sdhci_reset_write(SDHCIState
*s
, uint8_t value
)
1118 case SDHC_RESET_ALL
:
1121 case SDHC_RESET_CMD
:
1122 s
->prnsts
&= ~SDHC_CMD_INHIBIT
;
1123 s
->norintsts
&= ~SDHC_NIS_CMDCMP
;
1125 case SDHC_RESET_DATA
:
1127 s
->prnsts
&= ~(SDHC_SPACE_AVAILABLE
| SDHC_DATA_AVAILABLE
|
1128 SDHC_DOING_READ
| SDHC_DOING_WRITE
|
1129 SDHC_DATA_INHIBIT
| SDHC_DAT_LINE_ACTIVE
);
1130 s
->blkgap
&= ~(SDHC_STOP_AT_GAP_REQ
| SDHC_CONTINUE_REQ
);
1131 s
->stopped_state
= sdhc_not_stopped
;
1132 s
->norintsts
&= ~(SDHC_NIS_WBUFRDY
| SDHC_NIS_RBUFRDY
|
1133 SDHC_NIS_DMA
| SDHC_NIS_TRSCMP
| SDHC_NIS_BLKGAP
);
1139 sdhci_write(void *opaque
, hwaddr offset
, uint64_t val
, unsigned size
)
1141 SDHCIState
*s
= (SDHCIState
*)opaque
;
1142 unsigned shift
= 8 * (offset
& 0x3);
1143 uint32_t mask
= ~(((1ULL << (size
* 8)) - 1) << shift
);
1144 uint32_t value
= val
;
1147 if (timer_pending(s
->transfer_timer
)) {
1148 sdhci_resume_pending_transfer(s
);
1151 switch (offset
& ~0x3) {
1153 if (!TRANSFERRING_DATA(s
->prnsts
)) {
1154 s
->sdmasysad
= (s
->sdmasysad
& mask
) | value
;
1155 MASKED_WRITE(s
->sdmasysad
, mask
, value
);
1156 /* Writing to last byte of sdmasysad might trigger transfer */
1157 if (!(mask
& 0xFF000000) && s
->blkcnt
&& s
->blksize
&&
1158 SDHC_DMA_TYPE(s
->hostctl1
) == SDHC_CTRL_SDMA
) {
1159 if (s
->trnmod
& SDHC_TRNS_MULTI
) {
1160 sdhci_sdma_transfer_multi_blocks(s
);
1162 sdhci_sdma_transfer_single_block(s
);
1168 if (!TRANSFERRING_DATA(s
->prnsts
)) {
1169 uint16_t blksize
= s
->blksize
;
1171 MASKED_WRITE(s
->blksize
, mask
, extract32(value
, 0, 12));
1172 MASKED_WRITE(s
->blkcnt
, mask
>> 16, value
>> 16);
1174 /* Limit block size to the maximum buffer size */
1175 if (extract32(s
->blksize
, 0, 12) > s
->buf_maxsz
) {
1176 qemu_log_mask(LOG_GUEST_ERROR
, "%s: Size 0x%x is larger than "
1177 "the maximum buffer 0x%x\n", __func__
, s
->blksize
,
1180 s
->blksize
= deposit32(s
->blksize
, 0, 12, s
->buf_maxsz
);
1184 * If the block size is programmed to a different value from
1185 * the previous one, reset the data pointer of s->fifo_buffer[]
1186 * so that s->fifo_buffer[] can be filled in using the new block
1187 * size in the next transfer.
1189 if (blksize
!= s
->blksize
) {
1196 MASKED_WRITE(s
->argument
, mask
, value
);
1199 /* DMA can be enabled only if it is supported as indicated by
1200 * capabilities register */
1201 if (!(s
->capareg
& R_SDHC_CAPAB_SDMA_MASK
)) {
1202 value
&= ~SDHC_TRNS_DMA
;
1204 MASKED_WRITE(s
->trnmod
, mask
, value
& SDHC_TRNMOD_MASK
);
1205 MASKED_WRITE(s
->cmdreg
, mask
>> 16, value
>> 16);
1207 /* Writing to the upper byte of CMDREG triggers SD command generation */
1208 if ((mask
& 0xFF000000) || !sdhci_can_issue_command(s
)) {
1212 sdhci_send_command(s
);
1215 if (sdhci_buff_access_is_sequential(s
, offset
- SDHC_BDATA
)) {
1216 sdhci_write_dataport(s
, value
>> shift
, size
);
1220 if (!(mask
& 0xFF0000)) {
1221 sdhci_blkgap_write(s
, value
>> 16);
1223 MASKED_WRITE(s
->hostctl1
, mask
, value
);
1224 MASKED_WRITE(s
->pwrcon
, mask
>> 8, value
>> 8);
1225 MASKED_WRITE(s
->wakcon
, mask
>> 24, value
>> 24);
1226 if (!(s
->prnsts
& SDHC_CARD_PRESENT
) || ((s
->pwrcon
>> 1) & 0x7) < 5 ||
1227 !(s
->capareg
& (1 << (31 - ((s
->pwrcon
>> 1) & 0x7))))) {
1228 s
->pwrcon
&= ~SDHC_POWER_ON
;
1232 if (!(mask
& 0xFF000000)) {
1233 sdhci_reset_write(s
, value
>> 24);
1235 MASKED_WRITE(s
->clkcon
, mask
, value
);
1236 MASKED_WRITE(s
->timeoutcon
, mask
>> 16, value
>> 16);
1237 if (s
->clkcon
& SDHC_CLOCK_INT_EN
) {
1238 s
->clkcon
|= SDHC_CLOCK_INT_STABLE
;
1240 s
->clkcon
&= ~SDHC_CLOCK_INT_STABLE
;
1243 case SDHC_NORINTSTS
:
1244 if (s
->norintstsen
& SDHC_NISEN_CARDINT
) {
1245 value
&= ~SDHC_NIS_CARDINT
;
1247 s
->norintsts
&= mask
| ~value
;
1248 s
->errintsts
&= (mask
>> 16) | ~(value
>> 16);
1250 s
->norintsts
|= SDHC_NIS_ERR
;
1252 s
->norintsts
&= ~SDHC_NIS_ERR
;
1254 sdhci_update_irq(s
);
1256 case SDHC_NORINTSTSEN
:
1257 MASKED_WRITE(s
->norintstsen
, mask
, value
);
1258 MASKED_WRITE(s
->errintstsen
, mask
>> 16, value
>> 16);
1259 s
->norintsts
&= s
->norintstsen
;
1260 s
->errintsts
&= s
->errintstsen
;
1262 s
->norintsts
|= SDHC_NIS_ERR
;
1264 s
->norintsts
&= ~SDHC_NIS_ERR
;
1266 /* Quirk for Raspberry Pi: pending card insert interrupt
1267 * appears when first enabled after power on */
1268 if ((s
->norintstsen
& SDHC_NISEN_INSERT
) && s
->pending_insert_state
) {
1269 assert(s
->pending_insert_quirk
);
1270 s
->norintsts
|= SDHC_NIS_INSERT
;
1271 s
->pending_insert_state
= false;
1273 sdhci_update_irq(s
);
1275 case SDHC_NORINTSIGEN
:
1276 MASKED_WRITE(s
->norintsigen
, mask
, value
);
1277 MASKED_WRITE(s
->errintsigen
, mask
>> 16, value
>> 16);
1278 sdhci_update_irq(s
);
1281 MASKED_WRITE(s
->admaerr
, mask
, value
);
1283 case SDHC_ADMASYSADDR
:
1284 s
->admasysaddr
= (s
->admasysaddr
& (0xFFFFFFFF00000000ULL
|
1285 (uint64_t)mask
)) | (uint64_t)value
;
1287 case SDHC_ADMASYSADDR
+ 4:
1288 s
->admasysaddr
= (s
->admasysaddr
& (0x00000000FFFFFFFFULL
|
1289 ((uint64_t)mask
<< 32))) | ((uint64_t)value
<< 32);
1292 s
->acmd12errsts
|= value
;
1293 s
->errintsts
|= (value
>> 16) & s
->errintstsen
;
1294 if (s
->acmd12errsts
) {
1295 s
->errintsts
|= SDHC_EIS_CMD12ERR
;
1298 s
->norintsts
|= SDHC_NIS_ERR
;
1300 sdhci_update_irq(s
);
1302 case SDHC_ACMD12ERRSTS
:
1303 MASKED_WRITE(s
->acmd12errsts
, mask
, value
& UINT16_MAX
);
1304 if (s
->uhs_mode
>= UHS_I
) {
1305 MASKED_WRITE(s
->hostctl2
, mask
>> 16, value
>> 16);
1307 if (FIELD_EX32(s
->hostctl2
, SDHC_HOSTCTL2
, V18_ENA
)) {
1308 sdbus_set_voltage(&s
->sdbus
, SD_VOLTAGE_1_8V
);
1310 sdbus_set_voltage(&s
->sdbus
, SD_VOLTAGE_3_3V
);
1316 case SDHC_CAPAB
+ 4:
1318 case SDHC_MAXCURR
+ 4:
1319 qemu_log_mask(LOG_GUEST_ERROR
, "SDHC wr_%ub @0x%02" HWADDR_PRIx
1320 " <- 0x%08x read-only\n", size
, offset
, value
>> shift
);
1324 qemu_log_mask(LOG_UNIMP
, "SDHC wr_%ub @0x%02" HWADDR_PRIx
" <- 0x%08x "
1325 "not implemented\n", size
, offset
, value
>> shift
);
1328 trace_sdhci_access("wr", size
<< 3, offset
, "<-",
1329 value
>> shift
, value
>> shift
);
1332 static const MemoryRegionOps sdhci_mmio_ops
= {
1334 .write
= sdhci_write
,
1336 .min_access_size
= 1,
1337 .max_access_size
= 4,
1340 .endianness
= DEVICE_LITTLE_ENDIAN
,
1343 static void sdhci_init_readonly_registers(SDHCIState
*s
, Error
**errp
)
1347 switch (s
->sd_spec_version
) {
1351 error_setg(errp
, "Only Spec v2/v3 are supported");
1354 s
->version
= (SDHC_HCVER_VENDOR
<< 8) | (s
->sd_spec_version
- 1);
1356 sdhci_check_capareg(s
, errp
);
1362 /* --- qdev common --- */
1364 void sdhci_initfn(SDHCIState
*s
)
1366 qbus_init(&s
->sdbus
, sizeof(s
->sdbus
), TYPE_SDHCI_BUS
, DEVICE(s
), "sd-bus");
1368 s
->insert_timer
= timer_new_ns(QEMU_CLOCK_VIRTUAL
, sdhci_raise_insertion_irq
, s
);
1369 s
->transfer_timer
= timer_new_ns(QEMU_CLOCK_VIRTUAL
, sdhci_data_transfer
, s
);
1371 s
->io_ops
= &sdhci_mmio_ops
;
1374 void sdhci_uninitfn(SDHCIState
*s
)
1376 timer_free(s
->insert_timer
);
1377 timer_free(s
->transfer_timer
);
1379 g_free(s
->fifo_buffer
);
1380 s
->fifo_buffer
= NULL
;
1383 void sdhci_common_realize(SDHCIState
*s
, Error
**errp
)
1387 sdhci_init_readonly_registers(s
, errp
);
1391 s
->buf_maxsz
= sdhci_get_fifolen(s
);
1392 s
->fifo_buffer
= g_malloc0(s
->buf_maxsz
);
1394 memory_region_init_io(&s
->iomem
, OBJECT(s
), s
->io_ops
, s
, "sdhci",
1395 SDHC_REGISTERS_MAP_SIZE
);
1398 void sdhci_common_unrealize(SDHCIState
*s
)
1400 /* This function is expected to be called only once for each class:
1401 * - SysBus: via DeviceClass->unrealize(),
1402 * - PCI: via PCIDeviceClass->exit().
1403 * However to avoid double-free and/or use-after-free we still nullify
1404 * this variable (better safe than sorry!). */
1405 g_free(s
->fifo_buffer
);
1406 s
->fifo_buffer
= NULL
;
1409 static bool sdhci_pending_insert_vmstate_needed(void *opaque
)
1411 SDHCIState
*s
= opaque
;
1413 return s
->pending_insert_state
;
1416 static const VMStateDescription sdhci_pending_insert_vmstate
= {
1417 .name
= "sdhci/pending-insert",
1419 .minimum_version_id
= 1,
1420 .needed
= sdhci_pending_insert_vmstate_needed
,
1421 .fields
= (VMStateField
[]) {
1422 VMSTATE_BOOL(pending_insert_state
, SDHCIState
),
1423 VMSTATE_END_OF_LIST()
1427 const VMStateDescription sdhci_vmstate
= {
1430 .minimum_version_id
= 1,
1431 .fields
= (VMStateField
[]) {
1432 VMSTATE_UINT32(sdmasysad
, SDHCIState
),
1433 VMSTATE_UINT16(blksize
, SDHCIState
),
1434 VMSTATE_UINT16(blkcnt
, SDHCIState
),
1435 VMSTATE_UINT32(argument
, SDHCIState
),
1436 VMSTATE_UINT16(trnmod
, SDHCIState
),
1437 VMSTATE_UINT16(cmdreg
, SDHCIState
),
1438 VMSTATE_UINT32_ARRAY(rspreg
, SDHCIState
, 4),
1439 VMSTATE_UINT32(prnsts
, SDHCIState
),
1440 VMSTATE_UINT8(hostctl1
, SDHCIState
),
1441 VMSTATE_UINT8(pwrcon
, SDHCIState
),
1442 VMSTATE_UINT8(blkgap
, SDHCIState
),
1443 VMSTATE_UINT8(wakcon
, SDHCIState
),
1444 VMSTATE_UINT16(clkcon
, SDHCIState
),
1445 VMSTATE_UINT8(timeoutcon
, SDHCIState
),
1446 VMSTATE_UINT8(admaerr
, SDHCIState
),
1447 VMSTATE_UINT16(norintsts
, SDHCIState
),
1448 VMSTATE_UINT16(errintsts
, SDHCIState
),
1449 VMSTATE_UINT16(norintstsen
, SDHCIState
),
1450 VMSTATE_UINT16(errintstsen
, SDHCIState
),
1451 VMSTATE_UINT16(norintsigen
, SDHCIState
),
1452 VMSTATE_UINT16(errintsigen
, SDHCIState
),
1453 VMSTATE_UINT16(acmd12errsts
, SDHCIState
),
1454 VMSTATE_UINT16(data_count
, SDHCIState
),
1455 VMSTATE_UINT64(admasysaddr
, SDHCIState
),
1456 VMSTATE_UINT8(stopped_state
, SDHCIState
),
1457 VMSTATE_VBUFFER_UINT32(fifo_buffer
, SDHCIState
, 1, NULL
, buf_maxsz
),
1458 VMSTATE_TIMER_PTR(insert_timer
, SDHCIState
),
1459 VMSTATE_TIMER_PTR(transfer_timer
, SDHCIState
),
1460 VMSTATE_END_OF_LIST()
1462 .subsections
= (const VMStateDescription
*[]) {
1463 &sdhci_pending_insert_vmstate
,
1468 void sdhci_common_class_init(ObjectClass
*klass
, void *data
)
1470 DeviceClass
*dc
= DEVICE_CLASS(klass
);
1472 set_bit(DEVICE_CATEGORY_STORAGE
, dc
->categories
);
1473 dc
->vmsd
= &sdhci_vmstate
;
1474 dc
->reset
= sdhci_poweron_reset
;
1477 /* --- qdev SysBus --- */
1479 static Property sdhci_sysbus_properties
[] = {
1480 DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState
),
1481 DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState
, pending_insert_quirk
,
1483 DEFINE_PROP_LINK("dma", SDHCIState
,
1484 dma_mr
, TYPE_MEMORY_REGION
, MemoryRegion
*),
1485 DEFINE_PROP_END_OF_LIST(),
1488 static void sdhci_sysbus_init(Object
*obj
)
1490 SDHCIState
*s
= SYSBUS_SDHCI(obj
);
1495 static void sdhci_sysbus_finalize(Object
*obj
)
1497 SDHCIState
*s
= SYSBUS_SDHCI(obj
);
1500 object_unparent(OBJECT(s
->dma_mr
));
1506 static void sdhci_sysbus_realize(DeviceState
*dev
, Error
**errp
)
1509 SDHCIState
*s
= SYSBUS_SDHCI(dev
);
1510 SysBusDevice
*sbd
= SYS_BUS_DEVICE(dev
);
1512 sdhci_common_realize(s
, errp
);
1518 s
->dma_as
= &s
->sysbus_dma_as
;
1519 address_space_init(s
->dma_as
, s
->dma_mr
, "sdhci-dma");
1521 /* use system_memory() if property "dma" not set */
1522 s
->dma_as
= &address_space_memory
;
1525 sysbus_init_irq(sbd
, &s
->irq
);
1527 sysbus_init_mmio(sbd
, &s
->iomem
);
1530 static void sdhci_sysbus_unrealize(DeviceState
*dev
)
1532 SDHCIState
*s
= SYSBUS_SDHCI(dev
);
1534 sdhci_common_unrealize(s
);
1537 address_space_destroy(s
->dma_as
);
1541 static void sdhci_sysbus_class_init(ObjectClass
*klass
, void *data
)
1543 DeviceClass
*dc
= DEVICE_CLASS(klass
);
1545 device_class_set_props(dc
, sdhci_sysbus_properties
);
1546 dc
->realize
= sdhci_sysbus_realize
;
1547 dc
->unrealize
= sdhci_sysbus_unrealize
;
1549 sdhci_common_class_init(klass
, data
);
1552 static const TypeInfo sdhci_sysbus_info
= {
1553 .name
= TYPE_SYSBUS_SDHCI
,
1554 .parent
= TYPE_SYS_BUS_DEVICE
,
1555 .instance_size
= sizeof(SDHCIState
),
1556 .instance_init
= sdhci_sysbus_init
,
1557 .instance_finalize
= sdhci_sysbus_finalize
,
1558 .class_init
= sdhci_sysbus_class_init
,
1561 /* --- qdev bus master --- */
1563 static void sdhci_bus_class_init(ObjectClass
*klass
, void *data
)
1565 SDBusClass
*sbc
= SD_BUS_CLASS(klass
);
1567 sbc
->set_inserted
= sdhci_set_inserted
;
1568 sbc
->set_readonly
= sdhci_set_readonly
;
1571 static const TypeInfo sdhci_bus_info
= {
1572 .name
= TYPE_SDHCI_BUS
,
1573 .parent
= TYPE_SD_BUS
,
1574 .instance_size
= sizeof(SDBus
),
1575 .class_init
= sdhci_bus_class_init
,
1578 /* --- qdev i.MX eSDHC --- */
1580 static uint64_t usdhc_read(void *opaque
, hwaddr offset
, unsigned size
)
1582 SDHCIState
*s
= SYSBUS_SDHCI(opaque
);
1588 return sdhci_read(opaque
, offset
, size
);
1592 * For a detailed explanation on the following bit
1593 * manipulation code see comments in a similar part of
1596 hostctl1
= SDHC_DMA_TYPE(s
->hostctl1
) << (8 - 3);
1598 if (s
->hostctl1
& SDHC_CTRL_8BITBUS
) {
1599 hostctl1
|= ESDHC_CTRL_8BITBUS
;
1602 if (s
->hostctl1
& SDHC_CTRL_4BITBUS
) {
1603 hostctl1
|= ESDHC_CTRL_4BITBUS
;
1607 ret
|= (uint32_t)s
->blkgap
<< 16;
1608 ret
|= (uint32_t)s
->wakcon
<< 24;
1613 /* Add SDSTB (SD Clock Stable) bit to PRNSTS */
1614 ret
= sdhci_read(opaque
, offset
, size
) & ~ESDHC_PRNSTS_SDSTB
;
1615 if (s
->clkcon
& SDHC_CLOCK_INT_STABLE
) {
1616 ret
|= ESDHC_PRNSTS_SDSTB
;
1620 case ESDHC_VENDOR_SPEC
:
1621 ret
= s
->vendor_spec
;
1623 case ESDHC_DLL_CTRL
:
1624 case ESDHC_TUNE_CTRL_STATUS
:
1625 case ESDHC_UNDOCUMENTED_REG27
:
1626 case ESDHC_TUNING_CTRL
:
1627 case ESDHC_MIX_CTRL
:
1628 case ESDHC_WTMK_LVL
:
1637 usdhc_write(void *opaque
, hwaddr offset
, uint64_t val
, unsigned size
)
1639 SDHCIState
*s
= SYSBUS_SDHCI(opaque
);
1641 uint32_t value
= (uint32_t)val
;
1644 case ESDHC_DLL_CTRL
:
1645 case ESDHC_TUNE_CTRL_STATUS
:
1646 case ESDHC_UNDOCUMENTED_REG27
:
1647 case ESDHC_TUNING_CTRL
:
1648 case ESDHC_WTMK_LVL
:
1651 case ESDHC_VENDOR_SPEC
:
1652 s
->vendor_spec
= value
;
1653 switch (s
->vendor
) {
1654 case SDHCI_VENDOR_IMX
:
1655 if (value
& ESDHC_IMX_FRC_SDCLK_ON
) {
1656 s
->prnsts
&= ~SDHC_IMX_CLOCK_GATE_OFF
;
1658 s
->prnsts
|= SDHC_IMX_CLOCK_GATE_OFF
;
1668 * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
1671 * |-----------+--------+--------+-----------+----------+---------|
1672 * | Card | Card | Endian | DATA3 | Data | Led |
1673 * | Detect | Detect | Mode | as Card | Transfer | Control |
1674 * | Signal | Test | | Detection | Width | |
1675 * | Selection | Level | | Pin | | |
1676 * |-----------+--------+--------+-----------+----------+---------|
1681 * |----------+------|
1682 * | Reserved | DMA |
1685 * |----------+------|
1687 * and here's what SDCHI spec expects those offsets to be:
1689 * 0x28 (Host Control Register)
1692 * |--------+--------+----------+------+--------+----------+---------|
1693 * | Card | Card | Extended | DMA | High | Data | LED |
1694 * | Detect | Detect | Data | Sel. | Speed | Transfer | Control |
1695 * | Signal | Test | Transfer | | Enable | Width | |
1696 * | Sel. | Level | Width | | | | |
1697 * |--------+--------+----------+------+--------+----------+---------|
1699 * and 0x29 (Power Control Register)
1701 * |----------------------------------|
1702 * | Power Control Register |
1704 * | Description omitted, |
1705 * | since it has no analog in ESDHCI |
1707 * |----------------------------------|
1709 * Since offsets 0x2A and 0x2B should be compatible between
1710 * both IP specs we only need to reconcile least 16-bit of the
1711 * word we've been given.
1715 * First, save bits 7 6 and 0 since they are identical
1717 hostctl1
= value
& (SDHC_CTRL_LED
|
1718 SDHC_CTRL_CDTEST_INS
|
1719 SDHC_CTRL_CDTEST_EN
);
1721 * Second, split "Data Transfer Width" from bits 2 and 1 in to
1724 if (value
& ESDHC_CTRL_8BITBUS
) {
1725 hostctl1
|= SDHC_CTRL_8BITBUS
;
1728 if (value
& ESDHC_CTRL_4BITBUS
) {
1729 hostctl1
|= ESDHC_CTRL_4BITBUS
;
1733 * Third, move DMA select from bits 9 and 8 to bits 4 and 3
1735 hostctl1
|= SDHC_DMA_TYPE(value
>> (8 - 3));
1738 * Now place the corrected value into low 16-bit of the value
1739 * we are going to give standard SDHCI write function
1741 * NOTE: This transformation should be the inverse of what can
1742 * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
1745 value
&= ~UINT16_MAX
;
1747 value
|= (uint16_t)s
->pwrcon
<< 8;
1749 sdhci_write(opaque
, offset
, value
, size
);
1752 case ESDHC_MIX_CTRL
:
1754 * So, when SD/MMC stack in Linux tries to write to "Transfer
1755 * Mode Register", ESDHC i.MX quirk code will translate it
1756 * into a write to ESDHC_MIX_CTRL, so we do the opposite in
1757 * order to get where we started
1759 * Note that Auto CMD23 Enable bit is located in a wrong place
1760 * on i.MX, but since it is not used by QEMU we do not care.
1762 * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
1763 * here becuase it will result in a call to
1764 * sdhci_send_command(s) which we don't want.
1767 s
->trnmod
= value
& UINT16_MAX
;
1771 * Similar to above, but this time a write to "Command
1772 * Register" will be translated into a 4-byte write to
1773 * "Transfer Mode register" where lower 16-bit of value would
1774 * be set to zero. So what we do is fill those bits with
1775 * cached value from s->trnmod and let the SDHCI
1776 * infrastructure handle the rest
1778 sdhci_write(opaque
, offset
, val
| s
->trnmod
, size
);
1782 * ESDHCI does not implement "Host SDMA Buffer Boundary", and
1783 * Linux driver will try to zero this field out which will
1784 * break the rest of SDHCI emulation.
1786 * Linux defaults to maximum possible setting (512K boundary)
1787 * and it seems to be the only option that i.MX IP implements,
1788 * so we artificially set it to that value.
1793 sdhci_write(opaque
, offset
, val
, size
);
1798 static const MemoryRegionOps usdhc_mmio_ops
= {
1800 .write
= usdhc_write
,
1802 .min_access_size
= 1,
1803 .max_access_size
= 4,
1806 .endianness
= DEVICE_LITTLE_ENDIAN
,
1809 static void imx_usdhc_init(Object
*obj
)
1811 SDHCIState
*s
= SYSBUS_SDHCI(obj
);
1813 s
->io_ops
= &usdhc_mmio_ops
;
1814 s
->quirks
= SDHCI_QUIRK_NO_BUSY_IRQ
;
1817 static const TypeInfo imx_usdhc_info
= {
1818 .name
= TYPE_IMX_USDHC
,
1819 .parent
= TYPE_SYSBUS_SDHCI
,
1820 .instance_init
= imx_usdhc_init
,
1823 /* --- qdev Samsung s3c --- */
1825 #define S3C_SDHCI_CONTROL2 0x80
1826 #define S3C_SDHCI_CONTROL3 0x84
1827 #define S3C_SDHCI_CONTROL4 0x8c
1829 static uint64_t sdhci_s3c_read(void *opaque
, hwaddr offset
, unsigned size
)
1834 case S3C_SDHCI_CONTROL2
:
1835 case S3C_SDHCI_CONTROL3
:
1836 case S3C_SDHCI_CONTROL4
:
1841 ret
= sdhci_read(opaque
, offset
, size
);
1848 static void sdhci_s3c_write(void *opaque
, hwaddr offset
, uint64_t val
,
1852 case S3C_SDHCI_CONTROL2
:
1853 case S3C_SDHCI_CONTROL3
:
1854 case S3C_SDHCI_CONTROL4
:
1858 sdhci_write(opaque
, offset
, val
, size
);
1863 static const MemoryRegionOps sdhci_s3c_mmio_ops
= {
1864 .read
= sdhci_s3c_read
,
1865 .write
= sdhci_s3c_write
,
1867 .min_access_size
= 1,
1868 .max_access_size
= 4,
1871 .endianness
= DEVICE_LITTLE_ENDIAN
,
1874 static void sdhci_s3c_init(Object
*obj
)
1876 SDHCIState
*s
= SYSBUS_SDHCI(obj
);
1878 s
->io_ops
= &sdhci_s3c_mmio_ops
;
1881 static const TypeInfo sdhci_s3c_info
= {
1882 .name
= TYPE_S3C_SDHCI
,
1883 .parent
= TYPE_SYSBUS_SDHCI
,
1884 .instance_init
= sdhci_s3c_init
,
1887 static void sdhci_register_types(void)
1889 type_register_static(&sdhci_sysbus_info
);
1890 type_register_static(&sdhci_bus_info
);
1891 type_register_static(&imx_usdhc_info
);
1892 type_register_static(&sdhci_s3c_info
);
1895 type_init(sdhci_register_types
)