Merge remote-tracking branch 'remotes/maxreitz/tags/pull-block-2019-07-15' into staging
[qemu/ar7.git] / include / hw / arm / raspi_platform.h
blob10083d33df1397c0470a5d984a0dec381e1b97a5
1 /*
2 * bcm2708 aka bcm2835/2836 aka Raspberry Pi/Pi2 SoC platform defines
4 * These definitions are derived from those in Raspbian Linux at
5 * arch/arm/mach-{bcm2708,bcm2709}/include/mach/platform.h
6 * where they carry the following notice:
8 * Copyright (C) 2010 Broadcom
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 #ifndef HW_ARM_RASPI_PLATFORM_H
26 #define HW_ARM_RASPI_PLATFORM_H
28 #define MCORE_OFFSET 0x0000 /* Fake frame buffer device
29 * (the multicore sync block) */
30 #define IC0_OFFSET 0x2000
31 #define ST_OFFSET 0x3000 /* System Timer */
32 #define MPHI_OFFSET 0x6000 /* Message-based Parallel Host Intf. */
33 #define DMA_OFFSET 0x7000 /* DMA controller, channels 0-14 */
34 #define ARM_OFFSET 0xB000 /* BCM2708 ARM control block */
35 #define ARMCTRL_OFFSET (ARM_OFFSET + 0x000)
36 #define ARMCTRL_IC_OFFSET (ARM_OFFSET + 0x200) /* Interrupt controller */
37 #define ARMCTRL_TIMER0_1_OFFSET (ARM_OFFSET + 0x400) /* Timer 0 and 1 */
38 #define ARMCTRL_0_SBM_OFFSET (ARM_OFFSET + 0x800) /* User 0 (ARM) Semaphores
39 * Doorbells & Mailboxes */
40 #define PM_OFFSET 0x100000 /* Power Management, Reset controller
41 * and Watchdog registers */
42 #define PCM_CLOCK_OFFSET 0x101098
43 #define RNG_OFFSET 0x104000
44 #define GPIO_OFFSET 0x200000
45 #define UART0_OFFSET 0x201000
46 #define MMCI0_OFFSET 0x202000
47 #define I2S_OFFSET 0x203000
48 #define SPI0_OFFSET 0x204000
49 #define BSC0_OFFSET 0x205000 /* BSC0 I2C/TWI */
50 #define UART1_OFFSET 0x215000
51 #define EMMC_OFFSET 0x300000
52 #define SMI_OFFSET 0x600000
53 #define BSC1_OFFSET 0x804000 /* BSC1 I2C/TWI */
54 #define USB_OFFSET 0x980000 /* DTC_OTG USB controller */
55 #define DMA15_OFFSET 0xE05000 /* DMA controller, channel 15 */
57 /* GPU interrupts */
58 #define INTERRUPT_TIMER0 0
59 #define INTERRUPT_TIMER1 1
60 #define INTERRUPT_TIMER2 2
61 #define INTERRUPT_TIMER3 3
62 #define INTERRUPT_CODEC0 4
63 #define INTERRUPT_CODEC1 5
64 #define INTERRUPT_CODEC2 6
65 #define INTERRUPT_JPEG 7
66 #define INTERRUPT_ISP 8
67 #define INTERRUPT_USB 9
68 #define INTERRUPT_3D 10
69 #define INTERRUPT_TRANSPOSER 11
70 #define INTERRUPT_MULTICORESYNC0 12
71 #define INTERRUPT_MULTICORESYNC1 13
72 #define INTERRUPT_MULTICORESYNC2 14
73 #define INTERRUPT_MULTICORESYNC3 15
74 #define INTERRUPT_DMA0 16
75 #define INTERRUPT_DMA1 17
76 #define INTERRUPT_DMA2 18
77 #define INTERRUPT_DMA3 19
78 #define INTERRUPT_DMA4 20
79 #define INTERRUPT_DMA5 21
80 #define INTERRUPT_DMA6 22
81 #define INTERRUPT_DMA7 23
82 #define INTERRUPT_DMA8 24
83 #define INTERRUPT_DMA9 25
84 #define INTERRUPT_DMA10 26
85 #define INTERRUPT_DMA11 27
86 #define INTERRUPT_DMA12 28
87 #define INTERRUPT_AUX 29
88 #define INTERRUPT_ARM 30
89 #define INTERRUPT_VPUDMA 31
90 #define INTERRUPT_HOSTPORT 32
91 #define INTERRUPT_VIDEOSCALER 33
92 #define INTERRUPT_CCP2TX 34
93 #define INTERRUPT_SDC 35
94 #define INTERRUPT_DSI0 36
95 #define INTERRUPT_AVE 37
96 #define INTERRUPT_CAM0 38
97 #define INTERRUPT_CAM1 39
98 #define INTERRUPT_HDMI0 40
99 #define INTERRUPT_HDMI1 41
100 #define INTERRUPT_PIXELVALVE1 42
101 #define INTERRUPT_I2CSPISLV 43
102 #define INTERRUPT_DSI1 44
103 #define INTERRUPT_PWA0 45
104 #define INTERRUPT_PWA1 46
105 #define INTERRUPT_CPR 47
106 #define INTERRUPT_SMI 48
107 #define INTERRUPT_GPIO0 49
108 #define INTERRUPT_GPIO1 50
109 #define INTERRUPT_GPIO2 51
110 #define INTERRUPT_GPIO3 52
111 #define INTERRUPT_I2C 53
112 #define INTERRUPT_SPI 54
113 #define INTERRUPT_I2SPCM 55
114 #define INTERRUPT_SDIO 56
115 #define INTERRUPT_UART 57
116 #define INTERRUPT_SLIMBUS 58
117 #define INTERRUPT_VEC 59
118 #define INTERRUPT_CPG 60
119 #define INTERRUPT_RNG 61
120 #define INTERRUPT_ARASANSDIO 62
121 #define INTERRUPT_AVSPMON 63
123 /* ARM CPU IRQs use a private number space */
124 #define INTERRUPT_ARM_TIMER 0
125 #define INTERRUPT_ARM_MAILBOX 1
126 #define INTERRUPT_ARM_DOORBELL_0 2
127 #define INTERRUPT_ARM_DOORBELL_1 3
128 #define INTERRUPT_VPU0_HALTED 4
129 #define INTERRUPT_VPU1_HALTED 5
130 #define INTERRUPT_ILLEGAL_TYPE0 6
131 #define INTERRUPT_ILLEGAL_TYPE1 7
133 #endif