hw/mips/jazz: move PROM and checksum calculation from dp8393x device to board
[qemu/ar7.git] / hw / mips / jazz.c
blob89ca8bb9107fa1038a3bfd80b5d6d57693e5c972
1 /*
2 * QEMU MIPS Jazz support
4 * Copyright (c) 2007-2008 Hervé Poussineau
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
25 #include "qemu/osdep.h"
26 #include "qemu-common.h"
27 #include "qemu/datadir.h"
28 #include "hw/clock.h"
29 #include "hw/mips/mips.h"
30 #include "hw/mips/cpudevs.h"
31 #include "hw/intc/i8259.h"
32 #include "hw/dma/i8257.h"
33 #include "hw/char/serial.h"
34 #include "hw/char/parallel.h"
35 #include "hw/isa/isa.h"
36 #include "hw/block/fdc.h"
37 #include "sysemu/sysemu.h"
38 #include "sysemu/arch_init.h"
39 #include "hw/boards.h"
40 #include "net/net.h"
41 #include "hw/scsi/esp.h"
42 #include "hw/mips/bios.h"
43 #include "hw/loader.h"
44 #include "hw/rtc/mc146818rtc.h"
45 #include "hw/timer/i8254.h"
46 #include "hw/display/vga.h"
47 #include "hw/audio/pcspk.h"
48 #include "hw/input/i8042.h"
49 #include "hw/sysbus.h"
50 #include "sysemu/qtest.h"
51 #include "sysemu/reset.h"
52 #include "qapi/error.h"
53 #include "qemu/error-report.h"
54 #include "qemu/help_option.h"
55 #ifdef CONFIG_TCG
56 #include "hw/core/tcg-cpu-ops.h"
57 #endif /* CONFIG_TCG */
59 enum jazz_model_e {
60 JAZZ_MAGNUM,
61 JAZZ_PICA61,
64 static void main_cpu_reset(void *opaque)
66 MIPSCPU *cpu = opaque;
68 cpu_reset(CPU(cpu));
71 static uint64_t rtc_read(void *opaque, hwaddr addr, unsigned size)
73 uint8_t val;
74 address_space_read(&address_space_memory, 0x90000071,
75 MEMTXATTRS_UNSPECIFIED, &val, 1);
76 return val;
79 static void rtc_write(void *opaque, hwaddr addr,
80 uint64_t val, unsigned size)
82 uint8_t buf = val & 0xff;
83 address_space_write(&address_space_memory, 0x90000071,
84 MEMTXATTRS_UNSPECIFIED, &buf, 1);
87 static const MemoryRegionOps rtc_ops = {
88 .read = rtc_read,
89 .write = rtc_write,
90 .endianness = DEVICE_NATIVE_ENDIAN,
93 static uint64_t dma_dummy_read(void *opaque, hwaddr addr,
94 unsigned size)
97 * Nothing to do. That is only to ensure that
98 * the current DMA acknowledge cycle is completed.
100 return 0xff;
103 static void dma_dummy_write(void *opaque, hwaddr addr,
104 uint64_t val, unsigned size)
107 * Nothing to do. That is only to ensure that
108 * the current DMA acknowledge cycle is completed.
112 static const MemoryRegionOps dma_dummy_ops = {
113 .read = dma_dummy_read,
114 .write = dma_dummy_write,
115 .endianness = DEVICE_NATIVE_ENDIAN,
118 #define MAGNUM_BIOS_SIZE_MAX 0x7e000
119 #define MAGNUM_BIOS_SIZE \
120 (BIOS_SIZE < MAGNUM_BIOS_SIZE_MAX ? BIOS_SIZE : MAGNUM_BIOS_SIZE_MAX)
122 #define SONIC_PROM_SIZE 0x1000
124 static void mips_jazz_init(MachineState *machine,
125 enum jazz_model_e jazz_model)
127 MemoryRegion *address_space = get_system_memory();
128 char *filename;
129 int bios_size, n;
130 Clock *cpuclk;
131 MIPSCPU *cpu;
132 MIPSCPUClass *mcc;
133 CPUMIPSState *env;
134 qemu_irq *i8259;
135 rc4030_dma *dmas;
136 IOMMUMemoryRegion *rc4030_dma_mr;
137 MemoryRegion *isa_mem = g_new(MemoryRegion, 1);
138 MemoryRegion *isa_io = g_new(MemoryRegion, 1);
139 MemoryRegion *rtc = g_new(MemoryRegion, 1);
140 MemoryRegion *i8042 = g_new(MemoryRegion, 1);
141 MemoryRegion *dma_dummy = g_new(MemoryRegion, 1);
142 MemoryRegion *dp8393x_prom = g_new(MemoryRegion, 1);
143 NICInfo *nd;
144 DeviceState *dev, *rc4030;
145 SysBusDevice *sysbus;
146 ISABus *isa_bus;
147 ISADevice *pit;
148 DriveInfo *fds[MAX_FD];
149 MemoryRegion *bios = g_new(MemoryRegion, 1);
150 MemoryRegion *bios2 = g_new(MemoryRegion, 1);
151 SysBusESPState *sysbus_esp;
152 ESPState *esp;
153 static const struct {
154 unsigned freq_hz;
155 unsigned pll_mult;
156 } ext_clk[] = {
157 [JAZZ_MAGNUM] = {50000000, 2},
158 [JAZZ_PICA61] = {33333333, 4},
161 if (machine->ram_size > 256 * MiB) {
162 error_report("RAM size more than 256Mb is not supported");
163 exit(EXIT_FAILURE);
166 cpuclk = clock_new(OBJECT(machine), "cpu-refclk");
167 clock_set_hz(cpuclk, ext_clk[jazz_model].freq_hz
168 * ext_clk[jazz_model].pll_mult);
170 /* init CPUs */
171 cpu = mips_cpu_create_with_clock(machine->cpu_type, cpuclk);
172 env = &cpu->env;
173 qemu_register_reset(main_cpu_reset, cpu);
176 * Chipset returns 0 in invalid reads and do not raise data exceptions.
177 * However, we can't simply add a global memory region to catch
178 * everything, as this would make all accesses including instruction
179 * accesses be ignored and not raise exceptions.
181 * NOTE: this behaviour of raising exceptions for bad instruction
182 * fetches but not bad data accesses was added in commit 54e755588cf1e9
183 * to restore behaviour broken by c658b94f6e8c206, but it is not clear
184 * whether the real hardware behaves this way. It is possible that
185 * real hardware ignores bad instruction fetches as well -- if so then
186 * we could replace this hijacking of CPU methods with a simple global
187 * memory region that catches all memory accesses, as we do on Malta.
189 mcc = MIPS_CPU_GET_CLASS(cpu);
190 mcc->no_data_aborts = true;
192 /* allocate RAM */
193 memory_region_add_subregion(address_space, 0, machine->ram);
195 memory_region_init_rom(bios, NULL, "mips_jazz.bios", MAGNUM_BIOS_SIZE,
196 &error_fatal);
197 memory_region_init_alias(bios2, NULL, "mips_jazz.bios", bios,
198 0, MAGNUM_BIOS_SIZE);
199 memory_region_add_subregion(address_space, 0x1fc00000LL, bios);
200 memory_region_add_subregion(address_space, 0xfff00000LL, bios2);
202 /* load the BIOS image. */
203 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, machine->firmware ?: BIOS_FILENAME);
204 if (filename) {
205 bios_size = load_image_targphys(filename, 0xfff00000LL,
206 MAGNUM_BIOS_SIZE);
207 g_free(filename);
208 } else {
209 bios_size = -1;
211 if ((bios_size < 0 || bios_size > MAGNUM_BIOS_SIZE)
212 && machine->firmware && !qtest_enabled()) {
213 error_report("Could not load MIPS bios '%s'", machine->firmware);
214 exit(1);
217 /* Init CPU internal devices */
218 cpu_mips_irq_init_cpu(cpu);
219 cpu_mips_clock_init(cpu);
221 /* Chipset */
222 rc4030 = rc4030_init(&dmas, &rc4030_dma_mr);
223 sysbus = SYS_BUS_DEVICE(rc4030);
224 sysbus_connect_irq(sysbus, 0, env->irq[6]);
225 sysbus_connect_irq(sysbus, 1, env->irq[3]);
226 memory_region_add_subregion(address_space, 0x80000000,
227 sysbus_mmio_get_region(sysbus, 0));
228 memory_region_add_subregion(address_space, 0xf0000000,
229 sysbus_mmio_get_region(sysbus, 1));
230 memory_region_init_io(dma_dummy, NULL, &dma_dummy_ops,
231 NULL, "dummy_dma", 0x1000);
232 memory_region_add_subregion(address_space, 0x8000d000, dma_dummy);
234 memory_region_init_rom(dp8393x_prom, NULL, "dp8393x-jazz.prom",
235 SONIC_PROM_SIZE, &error_fatal);
236 memory_region_add_subregion(address_space, 0x8000b000, dp8393x_prom);
238 /* ISA bus: IO space at 0x90000000, mem space at 0x91000000 */
239 memory_region_init(isa_io, NULL, "isa-io", 0x00010000);
240 memory_region_init(isa_mem, NULL, "isa-mem", 0x01000000);
241 memory_region_add_subregion(address_space, 0x90000000, isa_io);
242 memory_region_add_subregion(address_space, 0x91000000, isa_mem);
243 isa_bus = isa_bus_new(NULL, isa_mem, isa_io, &error_abort);
245 /* ISA devices */
246 i8259 = i8259_init(isa_bus, env->irq[4]);
247 isa_bus_irqs(isa_bus, i8259);
248 i8257_dma_init(isa_bus, 0);
249 pit = i8254_pit_init(isa_bus, 0x40, 0, NULL);
250 pcspk_init(isa_new(TYPE_PC_SPEAKER), isa_bus, pit);
252 /* Video card */
253 switch (jazz_model) {
254 case JAZZ_MAGNUM:
255 dev = qdev_new("sysbus-g364");
256 sysbus = SYS_BUS_DEVICE(dev);
257 sysbus_realize_and_unref(sysbus, &error_fatal);
258 sysbus_mmio_map(sysbus, 0, 0x60080000);
259 sysbus_mmio_map(sysbus, 1, 0x40000000);
260 sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 3));
262 /* Simple ROM, so user doesn't have to provide one */
263 MemoryRegion *rom_mr = g_new(MemoryRegion, 1);
264 memory_region_init_rom(rom_mr, NULL, "g364fb.rom", 0x80000,
265 &error_fatal);
266 uint8_t *rom = memory_region_get_ram_ptr(rom_mr);
267 memory_region_add_subregion(address_space, 0x60000000, rom_mr);
268 rom[0] = 0x10; /* Mips G364 */
270 break;
271 case JAZZ_PICA61:
272 isa_vga_mm_init(0x40000000, 0x60000000, 0, get_system_memory());
273 break;
274 default:
275 break;
278 /* Network controller */
279 for (n = 0; n < nb_nics; n++) {
280 nd = &nd_table[n];
281 if (!nd->model) {
282 nd->model = g_strdup("dp83932");
284 if (strcmp(nd->model, "dp83932") == 0) {
285 int checksum, i;
286 uint8_t *prom;
288 qemu_check_nic_model(nd, "dp83932");
290 dev = qdev_new("dp8393x");
291 qdev_set_nic_properties(dev, nd);
292 qdev_prop_set_uint8(dev, "it_shift", 2);
293 object_property_set_link(OBJECT(dev), "dma_mr",
294 OBJECT(rc4030_dma_mr), &error_abort);
295 sysbus = SYS_BUS_DEVICE(dev);
296 sysbus_realize_and_unref(sysbus, &error_fatal);
297 sysbus_mmio_map(sysbus, 0, 0x80001000);
298 sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 4));
300 /* Add MAC address with valid checksum to PROM */
301 prom = memory_region_get_ram_ptr(dp8393x_prom);
302 checksum = 0;
303 for (i = 0; i < 6; i++) {
304 prom[i] = nd->macaddr.a[i];
305 checksum += prom[i];
306 if (checksum > 0xff) {
307 checksum = (checksum + 1) & 0xff;
310 prom[7] = 0xff - checksum;
311 break;
312 } else if (is_help_option(nd->model)) {
313 error_report("Supported NICs: dp83932");
314 exit(1);
315 } else {
316 error_report("Unsupported NIC: %s", nd->model);
317 exit(1);
321 /* SCSI adapter */
322 dev = qdev_new(TYPE_SYSBUS_ESP);
323 sysbus_esp = SYSBUS_ESP(dev);
324 esp = &sysbus_esp->esp;
325 esp->dma_memory_read = rc4030_dma_read;
326 esp->dma_memory_write = rc4030_dma_write;
327 esp->dma_opaque = dmas[0];
328 sysbus_esp->it_shift = 0;
329 /* XXX for now until rc4030 has been changed to use DMA enable signal */
330 esp->dma_enabled = 1;
332 sysbus = SYS_BUS_DEVICE(dev);
333 sysbus_realize_and_unref(sysbus, &error_fatal);
334 sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 5));
335 sysbus_mmio_map(sysbus, 0, 0x80002000);
337 scsi_bus_legacy_handle_cmdline(&esp->bus);
339 /* Floppy */
340 for (n = 0; n < MAX_FD; n++) {
341 fds[n] = drive_get(IF_FLOPPY, 0, n);
343 /* FIXME: we should enable DMA with a custom IsaDma device */
344 fdctrl_init_sysbus(qdev_get_gpio_in(rc4030, 1), -1, 0x80003000, fds);
346 /* Real time clock */
347 mc146818_rtc_init(isa_bus, 1980, NULL);
348 memory_region_init_io(rtc, NULL, &rtc_ops, NULL, "rtc", 0x1000);
349 memory_region_add_subregion(address_space, 0x80004000, rtc);
351 /* Keyboard (i8042) */
352 i8042_mm_init(qdev_get_gpio_in(rc4030, 6), qdev_get_gpio_in(rc4030, 7),
353 i8042, 0x1000, 0x1);
354 memory_region_add_subregion(address_space, 0x80005000, i8042);
356 /* Serial ports */
357 if (serial_hd(0)) {
358 serial_mm_init(address_space, 0x80006000, 0,
359 qdev_get_gpio_in(rc4030, 8), 8000000 / 16,
360 serial_hd(0), DEVICE_NATIVE_ENDIAN);
362 if (serial_hd(1)) {
363 serial_mm_init(address_space, 0x80007000, 0,
364 qdev_get_gpio_in(rc4030, 9), 8000000 / 16,
365 serial_hd(1), DEVICE_NATIVE_ENDIAN);
368 /* Parallel port */
369 if (parallel_hds[0])
370 parallel_mm_init(address_space, 0x80008000, 0,
371 qdev_get_gpio_in(rc4030, 0), parallel_hds[0]);
373 /* FIXME: missing Jazz sound at 0x8000c000, rc4030[2] */
375 /* NVRAM */
376 dev = qdev_new("ds1225y");
377 sysbus = SYS_BUS_DEVICE(dev);
378 sysbus_realize_and_unref(sysbus, &error_fatal);
379 sysbus_mmio_map(sysbus, 0, 0x80009000);
381 /* LED indicator */
382 sysbus_create_simple("jazz-led", 0x8000f000, NULL);
384 g_free(dmas);
387 static
388 void mips_magnum_init(MachineState *machine)
390 mips_jazz_init(machine, JAZZ_MAGNUM);
393 static
394 void mips_pica61_init(MachineState *machine)
396 mips_jazz_init(machine, JAZZ_PICA61);
399 static void mips_magnum_class_init(ObjectClass *oc, void *data)
401 MachineClass *mc = MACHINE_CLASS(oc);
403 mc->desc = "MIPS Magnum";
404 mc->init = mips_magnum_init;
405 mc->block_default_type = IF_SCSI;
406 mc->default_cpu_type = MIPS_CPU_TYPE_NAME("R4000");
407 mc->default_ram_id = "mips_jazz.ram";
410 static const TypeInfo mips_magnum_type = {
411 .name = MACHINE_TYPE_NAME("magnum"),
412 .parent = TYPE_MACHINE,
413 .class_init = mips_magnum_class_init,
416 static void mips_pica61_class_init(ObjectClass *oc, void *data)
418 MachineClass *mc = MACHINE_CLASS(oc);
420 mc->desc = "Acer Pica 61";
421 mc->init = mips_pica61_init;
422 mc->block_default_type = IF_SCSI;
423 mc->default_cpu_type = MIPS_CPU_TYPE_NAME("R4000");
424 mc->default_ram_id = "mips_jazz.ram";
427 static const TypeInfo mips_pica61_type = {
428 .name = MACHINE_TYPE_NAME("pica61"),
429 .parent = TYPE_MACHINE,
430 .class_init = mips_pica61_class_init,
433 static void mips_jazz_machine_init(void)
435 type_register_static(&mips_magnum_type);
436 type_register_static(&mips_pica61_type);
439 type_init(mips_jazz_machine_init)