4 * Copyright (c) 2009 Ulrich Hecht
5 * Copyright (c) 2011 Alexander Graf
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
22 #include "exec/gdbstub.h"
23 #include "qemu/timer.h"
24 #ifndef CONFIG_USER_ONLY
25 #include "sysemu/sysemu.h"
29 //#define DEBUG_S390_PTE
30 //#define DEBUG_S390_STDOUT
33 #ifdef DEBUG_S390_STDOUT
34 #define DPRINTF(fmt, ...) \
35 do { fprintf(stderr, fmt, ## __VA_ARGS__); \
36 qemu_log(fmt, ##__VA_ARGS__); } while (0)
38 #define DPRINTF(fmt, ...) \
39 do { qemu_log(fmt, ## __VA_ARGS__); } while (0)
42 #define DPRINTF(fmt, ...) \
47 #define PTE_DPRINTF DPRINTF
49 #define PTE_DPRINTF(fmt, ...) \
53 #ifndef CONFIG_USER_ONLY
54 void s390x_tod_timer(void *opaque
)
56 S390CPU
*cpu
= opaque
;
57 CPUS390XState
*env
= &cpu
->env
;
59 env
->pending_int
|= INTERRUPT_TOD
;
60 cpu_interrupt(CPU(cpu
), CPU_INTERRUPT_HARD
);
63 void s390x_cpu_timer(void *opaque
)
65 S390CPU
*cpu
= opaque
;
66 CPUS390XState
*env
= &cpu
->env
;
68 env
->pending_int
|= INTERRUPT_CPUTIMER
;
69 cpu_interrupt(CPU(cpu
), CPU_INTERRUPT_HARD
);
73 S390CPU
*cpu_s390x_init(const char *cpu_model
)
78 cpu
= S390_CPU(object_new(TYPE_S390_CPU
));
80 env
->cpu_model_str
= cpu_model
;
82 object_property_set_bool(OBJECT(cpu
), true, "realized", NULL
);
87 #if defined(CONFIG_USER_ONLY)
89 void s390_cpu_do_interrupt(CPUState
*cs
)
91 S390CPU
*cpu
= S390_CPU(cs
);
92 CPUS390XState
*env
= &cpu
->env
;
94 env
->exception_index
= -1;
97 int cpu_s390x_handle_mmu_fault(CPUS390XState
*env
, target_ulong address
,
100 env
->exception_index
= EXCP_PGM
;
101 env
->int_pgm_code
= PGM_ADDRESSING
;
102 /* On real machines this value is dropped into LowMem. Since this
103 is userland, simply put this someplace that cpu_loop can find it. */
104 env
->__excp_addr
= address
;
108 #else /* !CONFIG_USER_ONLY */
110 /* Ensure to exit the TB after this call! */
111 static void trigger_pgm_exception(CPUS390XState
*env
, uint32_t code
,
114 env
->exception_index
= EXCP_PGM
;
115 env
->int_pgm_code
= code
;
116 env
->int_pgm_ilen
= ilen
;
119 static int trans_bits(CPUS390XState
*env
, uint64_t mode
)
124 case PSW_ASC_PRIMARY
:
127 case PSW_ASC_SECONDARY
:
134 cpu_abort(env
, "unknown asc mode\n");
141 static void trigger_prot_fault(CPUS390XState
*env
, target_ulong vaddr
,
144 int ilen
= ILEN_LATER_INC
;
145 int bits
= trans_bits(env
, mode
) | 4;
147 DPRINTF("%s: vaddr=%016" PRIx64
" bits=%d\n", __func__
, vaddr
, bits
);
149 stq_phys(env
->psa
+ offsetof(LowCore
, trans_exc_code
), vaddr
| bits
);
150 trigger_pgm_exception(env
, PGM_PROTECTION
, ilen
);
153 static void trigger_page_fault(CPUS390XState
*env
, target_ulong vaddr
,
154 uint32_t type
, uint64_t asc
, int rw
)
156 int ilen
= ILEN_LATER
;
157 int bits
= trans_bits(env
, asc
);
159 /* Code accesses have an undefined ilc. */
164 DPRINTF("%s: vaddr=%016" PRIx64
" bits=%d\n", __func__
, vaddr
, bits
);
166 stq_phys(env
->psa
+ offsetof(LowCore
, trans_exc_code
), vaddr
| bits
);
167 trigger_pgm_exception(env
, type
, ilen
);
170 static int mmu_translate_asce(CPUS390XState
*env
, target_ulong vaddr
,
171 uint64_t asc
, uint64_t asce
, int level
,
172 target_ulong
*raddr
, int *flags
, int rw
)
178 PTE_DPRINTF("%s: 0x%" PRIx64
"\n", __func__
, asce
);
180 if (((level
!= _ASCE_TYPE_SEGMENT
) && (asce
& _REGION_ENTRY_INV
)) ||
181 ((level
== _ASCE_TYPE_SEGMENT
) && (asce
& _SEGMENT_ENTRY_INV
))) {
182 /* XXX different regions have different faults */
183 DPRINTF("%s: invalid region\n", __func__
);
184 trigger_page_fault(env
, vaddr
, PGM_SEGMENT_TRANS
, asc
, rw
);
188 if ((level
<= _ASCE_TYPE_MASK
) && ((asce
& _ASCE_TYPE_MASK
) != level
)) {
189 trigger_page_fault(env
, vaddr
, PGM_TRANS_SPEC
, asc
, rw
);
193 if (asce
& _ASCE_REAL_SPACE
) {
200 origin
= asce
& _ASCE_ORIGIN
;
203 case _ASCE_TYPE_REGION1
+ 4:
204 offs
= (vaddr
>> 50) & 0x3ff8;
206 case _ASCE_TYPE_REGION1
:
207 offs
= (vaddr
>> 39) & 0x3ff8;
209 case _ASCE_TYPE_REGION2
:
210 offs
= (vaddr
>> 28) & 0x3ff8;
212 case _ASCE_TYPE_REGION3
:
213 offs
= (vaddr
>> 17) & 0x3ff8;
215 case _ASCE_TYPE_SEGMENT
:
216 offs
= (vaddr
>> 9) & 0x07f8;
217 origin
= asce
& _SEGMENT_ENTRY_ORIGIN
;
221 /* XXX region protection flags */
222 /* *flags &= ~PAGE_WRITE */
224 new_asce
= ldq_phys(origin
+ offs
);
225 PTE_DPRINTF("%s: 0x%" PRIx64
" + 0x%" PRIx64
" => 0x%016" PRIx64
"\n",
226 __func__
, origin
, offs
, new_asce
);
228 if (level
!= _ASCE_TYPE_SEGMENT
) {
229 /* yet another region */
230 return mmu_translate_asce(env
, vaddr
, asc
, new_asce
, level
- 4, raddr
,
235 if (new_asce
& _PAGE_INVALID
) {
236 DPRINTF("%s: PTE=0x%" PRIx64
" invalid\n", __func__
, new_asce
);
237 trigger_page_fault(env
, vaddr
, PGM_PAGE_TRANS
, asc
, rw
);
241 if (new_asce
& _PAGE_RO
) {
242 *flags
&= ~PAGE_WRITE
;
245 *raddr
= new_asce
& _ASCE_ORIGIN
;
247 PTE_DPRINTF("%s: PTE=0x%" PRIx64
"\n", __func__
, new_asce
);
252 static int mmu_translate_asc(CPUS390XState
*env
, target_ulong vaddr
,
253 uint64_t asc
, target_ulong
*raddr
, int *flags
,
257 int level
, new_level
;
261 case PSW_ASC_PRIMARY
:
262 PTE_DPRINTF("%s: asc=primary\n", __func__
);
263 asce
= env
->cregs
[1];
265 case PSW_ASC_SECONDARY
:
266 PTE_DPRINTF("%s: asc=secondary\n", __func__
);
267 asce
= env
->cregs
[7];
270 PTE_DPRINTF("%s: asc=home\n", __func__
);
271 asce
= env
->cregs
[13];
275 switch (asce
& _ASCE_TYPE_MASK
) {
276 case _ASCE_TYPE_REGION1
:
278 case _ASCE_TYPE_REGION2
:
279 if (vaddr
& 0xffe0000000000000ULL
) {
280 DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
281 " 0xffe0000000000000ULL\n", __func__
, vaddr
);
282 trigger_page_fault(env
, vaddr
, PGM_TRANS_SPEC
, asc
, rw
);
286 case _ASCE_TYPE_REGION3
:
287 if (vaddr
& 0xfffffc0000000000ULL
) {
288 DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
289 " 0xfffffc0000000000ULL\n", __func__
, vaddr
);
290 trigger_page_fault(env
, vaddr
, PGM_TRANS_SPEC
, asc
, rw
);
294 case _ASCE_TYPE_SEGMENT
:
295 if (vaddr
& 0xffffffff80000000ULL
) {
296 DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64
297 " 0xffffffff80000000ULL\n", __func__
, vaddr
);
298 trigger_page_fault(env
, vaddr
, PGM_TRANS_SPEC
, asc
, rw
);
304 /* fake level above current */
305 level
= asce
& _ASCE_TYPE_MASK
;
306 new_level
= level
+ 4;
307 asce
= (asce
& ~_ASCE_TYPE_MASK
) | (new_level
& _ASCE_TYPE_MASK
);
309 r
= mmu_translate_asce(env
, vaddr
, asc
, asce
, new_level
, raddr
, flags
, rw
);
311 if ((rw
== 1) && !(*flags
& PAGE_WRITE
)) {
312 trigger_prot_fault(env
, vaddr
, asc
);
319 int mmu_translate(CPUS390XState
*env
, target_ulong vaddr
, int rw
, uint64_t asc
,
320 target_ulong
*raddr
, int *flags
)
325 *flags
= PAGE_READ
| PAGE_WRITE
| PAGE_EXEC
;
326 vaddr
&= TARGET_PAGE_MASK
;
328 if (!(env
->psw
.mask
& PSW_MASK_DAT
)) {
335 case PSW_ASC_PRIMARY
:
337 r
= mmu_translate_asc(env
, vaddr
, asc
, raddr
, flags
, rw
);
339 case PSW_ASC_SECONDARY
:
341 * Instruction: Primary
345 r
= mmu_translate_asc(env
, vaddr
, PSW_ASC_PRIMARY
, raddr
, flags
,
347 *flags
&= ~(PAGE_READ
| PAGE_WRITE
);
349 r
= mmu_translate_asc(env
, vaddr
, PSW_ASC_SECONDARY
, raddr
, flags
,
351 *flags
&= ~(PAGE_EXEC
);
356 hw_error("guest switched to unknown asc mode\n");
361 /* Convert real address -> absolute address */
362 if (*raddr
< 0x2000) {
363 *raddr
= *raddr
+ env
->psa
;
366 if (*raddr
<= ram_size
) {
367 sk
= &env
->storage_keys
[*raddr
/ TARGET_PAGE_SIZE
];
368 if (*flags
& PAGE_READ
) {
372 if (*flags
& PAGE_WRITE
) {
380 int cpu_s390x_handle_mmu_fault(CPUS390XState
*env
, target_ulong orig_vaddr
,
383 uint64_t asc
= env
->psw
.mask
& PSW_MASK_ASC
;
384 target_ulong vaddr
, raddr
;
387 DPRINTF("%s: address 0x%" PRIx64
" rw %d mmu_idx %d\n",
388 __func__
, orig_vaddr
, rw
, mmu_idx
);
390 orig_vaddr
&= TARGET_PAGE_MASK
;
394 if (!(env
->psw
.mask
& PSW_MASK_64
)) {
398 if (mmu_translate(env
, vaddr
, rw
, asc
, &raddr
, &prot
)) {
399 /* Translation ended in exception */
403 /* check out of RAM access */
404 if (raddr
> (ram_size
+ virtio_size
)) {
405 DPRINTF("%s: raddr %" PRIx64
" > ram_size %" PRIx64
"\n", __func__
,
406 (uint64_t)raddr
, (uint64_t)ram_size
);
407 trigger_pgm_exception(env
, PGM_ADDRESSING
, ILEN_LATER
);
411 DPRINTF("%s: set tlb %" PRIx64
" -> %" PRIx64
" (%x)\n", __func__
,
412 (uint64_t)vaddr
, (uint64_t)raddr
, prot
);
414 tlb_set_page(env
, orig_vaddr
, raddr
, prot
,
415 mmu_idx
, TARGET_PAGE_SIZE
);
420 hwaddr
cpu_get_phys_page_debug(CPUS390XState
*env
,
424 int prot
= PAGE_READ
| PAGE_WRITE
| PAGE_EXEC
;
425 int old_exc
= env
->exception_index
;
426 uint64_t asc
= env
->psw
.mask
& PSW_MASK_ASC
;
429 if (!(env
->psw
.mask
& PSW_MASK_64
)) {
433 mmu_translate(env
, vaddr
, 2, asc
, &raddr
, &prot
);
434 env
->exception_index
= old_exc
;
439 void load_psw(CPUS390XState
*env
, uint64_t mask
, uint64_t addr
)
441 if (mask
& PSW_MASK_WAIT
) {
442 S390CPU
*cpu
= s390_env_get_cpu(env
);
443 CPUState
*cs
= CPU(cpu
);
444 if (!(mask
& (PSW_MASK_IO
| PSW_MASK_EXT
| PSW_MASK_MCHECK
))) {
445 if (s390_del_running_cpu(cpu
) == 0) {
446 #ifndef CONFIG_USER_ONLY
447 qemu_system_shutdown_request();
452 env
->exception_index
= EXCP_HLT
;
455 env
->psw
.addr
= addr
;
456 env
->psw
.mask
= mask
;
457 env
->cc_op
= (mask
>> 44) & 3;
460 static uint64_t get_psw_mask(CPUS390XState
*env
)
464 env
->cc_op
= calc_cc(env
, env
->cc_op
, env
->cc_src
, env
->cc_dst
, env
->cc_vr
);
468 assert(!(env
->cc_op
& ~3));
469 r
|= (uint64_t)env
->cc_op
<< 44;
474 static LowCore
*cpu_map_lowcore(CPUS390XState
*env
)
477 hwaddr len
= sizeof(LowCore
);
479 lowcore
= cpu_physical_memory_map(env
->psa
, &len
, 1);
481 if (len
< sizeof(LowCore
)) {
482 cpu_abort(env
, "Could not map lowcore\n");
488 static void cpu_unmap_lowcore(LowCore
*lowcore
)
490 cpu_physical_memory_unmap(lowcore
, sizeof(LowCore
), 1, sizeof(LowCore
));
493 void *s390_cpu_physical_memory_map(CPUS390XState
*env
, hwaddr addr
, hwaddr
*len
,
498 /* Mind the prefix area. */
500 /* Map the lowcore. */
502 *len
= MIN(*len
, 8192 - addr
);
503 } else if ((addr
>= env
->psa
) && (addr
< env
->psa
+ 8192)) {
504 /* Map the 0 page. */
506 *len
= MIN(*len
, 8192 - start
);
509 return cpu_physical_memory_map(start
, len
, is_write
);
512 void s390_cpu_physical_memory_unmap(CPUS390XState
*env
, void *addr
, hwaddr len
,
515 cpu_physical_memory_unmap(addr
, len
, is_write
, len
);
518 static void do_svc_interrupt(CPUS390XState
*env
)
523 lowcore
= cpu_map_lowcore(env
);
525 lowcore
->svc_code
= cpu_to_be16(env
->int_svc_code
);
526 lowcore
->svc_ilen
= cpu_to_be16(env
->int_svc_ilen
);
527 lowcore
->svc_old_psw
.mask
= cpu_to_be64(get_psw_mask(env
));
528 lowcore
->svc_old_psw
.addr
= cpu_to_be64(env
->psw
.addr
+ env
->int_svc_ilen
);
529 mask
= be64_to_cpu(lowcore
->svc_new_psw
.mask
);
530 addr
= be64_to_cpu(lowcore
->svc_new_psw
.addr
);
532 cpu_unmap_lowcore(lowcore
);
534 load_psw(env
, mask
, addr
);
537 static void do_program_interrupt(CPUS390XState
*env
)
541 int ilen
= env
->int_pgm_ilen
;
545 ilen
= get_ilen(cpu_ldub_code(env
, env
->psw
.addr
));
548 ilen
= get_ilen(cpu_ldub_code(env
, env
->psw
.addr
));
549 env
->psw
.addr
+= ilen
;
552 assert(ilen
== 2 || ilen
== 4 || ilen
== 6);
555 qemu_log_mask(CPU_LOG_INT
, "%s: code=0x%x ilen=%d\n",
556 __func__
, env
->int_pgm_code
, ilen
);
558 lowcore
= cpu_map_lowcore(env
);
560 lowcore
->pgm_ilen
= cpu_to_be16(ilen
);
561 lowcore
->pgm_code
= cpu_to_be16(env
->int_pgm_code
);
562 lowcore
->program_old_psw
.mask
= cpu_to_be64(get_psw_mask(env
));
563 lowcore
->program_old_psw
.addr
= cpu_to_be64(env
->psw
.addr
);
564 mask
= be64_to_cpu(lowcore
->program_new_psw
.mask
);
565 addr
= be64_to_cpu(lowcore
->program_new_psw
.addr
);
567 cpu_unmap_lowcore(lowcore
);
569 DPRINTF("%s: %x %x %" PRIx64
" %" PRIx64
"\n", __func__
,
570 env
->int_pgm_code
, ilen
, env
->psw
.mask
,
573 load_psw(env
, mask
, addr
);
576 #define VIRTIO_SUBCODE_64 0x0D00
578 static void do_ext_interrupt(CPUS390XState
*env
)
584 if (!(env
->psw
.mask
& PSW_MASK_EXT
)) {
585 cpu_abort(env
, "Ext int w/o ext mask\n");
588 if (env
->ext_index
< 0 || env
->ext_index
> MAX_EXT_QUEUE
) {
589 cpu_abort(env
, "Ext queue overrun: %d\n", env
->ext_index
);
592 q
= &env
->ext_queue
[env
->ext_index
];
593 lowcore
= cpu_map_lowcore(env
);
595 lowcore
->ext_int_code
= cpu_to_be16(q
->code
);
596 lowcore
->ext_params
= cpu_to_be32(q
->param
);
597 lowcore
->ext_params2
= cpu_to_be64(q
->param64
);
598 lowcore
->external_old_psw
.mask
= cpu_to_be64(get_psw_mask(env
));
599 lowcore
->external_old_psw
.addr
= cpu_to_be64(env
->psw
.addr
);
600 lowcore
->cpu_addr
= cpu_to_be16(env
->cpu_num
| VIRTIO_SUBCODE_64
);
601 mask
= be64_to_cpu(lowcore
->external_new_psw
.mask
);
602 addr
= be64_to_cpu(lowcore
->external_new_psw
.addr
);
604 cpu_unmap_lowcore(lowcore
);
607 if (env
->ext_index
== -1) {
608 env
->pending_int
&= ~INTERRUPT_EXT
;
611 DPRINTF("%s: %" PRIx64
" %" PRIx64
"\n", __func__
,
612 env
->psw
.mask
, env
->psw
.addr
);
614 load_psw(env
, mask
, addr
);
617 static void do_io_interrupt(CPUS390XState
*env
)
625 if (!(env
->psw
.mask
& PSW_MASK_IO
)) {
626 cpu_abort(env
, "I/O int w/o I/O mask\n");
629 for (isc
= 0; isc
< ARRAY_SIZE(env
->io_index
); isc
++) {
632 if (env
->io_index
[isc
] < 0) {
635 if (env
->io_index
[isc
] > MAX_IO_QUEUE
) {
636 cpu_abort(env
, "I/O queue overrun for isc %d: %d\n",
637 isc
, env
->io_index
[isc
]);
640 q
= &env
->io_queue
[env
->io_index
[isc
]][isc
];
641 isc_bits
= ISC_TO_ISC_BITS(IO_INT_WORD_ISC(q
->word
));
642 if (!(env
->cregs
[6] & isc_bits
)) {
650 lowcore
= cpu_map_lowcore(env
);
652 lowcore
->subchannel_id
= cpu_to_be16(q
->id
);
653 lowcore
->subchannel_nr
= cpu_to_be16(q
->nr
);
654 lowcore
->io_int_parm
= cpu_to_be32(q
->parm
);
655 lowcore
->io_int_word
= cpu_to_be32(q
->word
);
656 lowcore
->io_old_psw
.mask
= cpu_to_be64(get_psw_mask(env
));
657 lowcore
->io_old_psw
.addr
= cpu_to_be64(env
->psw
.addr
);
658 mask
= be64_to_cpu(lowcore
->io_new_psw
.mask
);
659 addr
= be64_to_cpu(lowcore
->io_new_psw
.addr
);
661 cpu_unmap_lowcore(lowcore
);
663 env
->io_index
[isc
]--;
665 DPRINTF("%s: %" PRIx64
" %" PRIx64
"\n", __func__
,
666 env
->psw
.mask
, env
->psw
.addr
);
667 load_psw(env
, mask
, addr
);
669 if (env
->io_index
[isc
] >= 0) {
676 env
->pending_int
&= ~INTERRUPT_IO
;
681 static void do_mchk_interrupt(CPUS390XState
*env
)
688 if (!(env
->psw
.mask
& PSW_MASK_MCHECK
)) {
689 cpu_abort(env
, "Machine check w/o mchk mask\n");
692 if (env
->mchk_index
< 0 || env
->mchk_index
> MAX_MCHK_QUEUE
) {
693 cpu_abort(env
, "Mchk queue overrun: %d\n", env
->mchk_index
);
696 q
= &env
->mchk_queue
[env
->mchk_index
];
699 /* Don't know how to handle this... */
700 cpu_abort(env
, "Unknown machine check type %d\n", q
->type
);
702 if (!(env
->cregs
[14] & (1 << 28))) {
703 /* CRW machine checks disabled */
707 lowcore
= cpu_map_lowcore(env
);
709 for (i
= 0; i
< 16; i
++) {
710 lowcore
->floating_pt_save_area
[i
] = cpu_to_be64(env
->fregs
[i
].ll
);
711 lowcore
->gpregs_save_area
[i
] = cpu_to_be64(env
->regs
[i
]);
712 lowcore
->access_regs_save_area
[i
] = cpu_to_be32(env
->aregs
[i
]);
713 lowcore
->cregs_save_area
[i
] = cpu_to_be64(env
->cregs
[i
]);
715 lowcore
->prefixreg_save_area
= cpu_to_be32(env
->psa
);
716 lowcore
->fpt_creg_save_area
= cpu_to_be32(env
->fpc
);
717 lowcore
->tod_progreg_save_area
= cpu_to_be32(env
->todpr
);
718 lowcore
->cpu_timer_save_area
[0] = cpu_to_be32(env
->cputm
>> 32);
719 lowcore
->cpu_timer_save_area
[1] = cpu_to_be32((uint32_t)env
->cputm
);
720 lowcore
->clock_comp_save_area
[0] = cpu_to_be32(env
->ckc
>> 32);
721 lowcore
->clock_comp_save_area
[1] = cpu_to_be32((uint32_t)env
->ckc
);
723 lowcore
->mcck_interruption_code
[0] = cpu_to_be32(0x00400f1d);
724 lowcore
->mcck_interruption_code
[1] = cpu_to_be32(0x40330000);
725 lowcore
->mcck_old_psw
.mask
= cpu_to_be64(get_psw_mask(env
));
726 lowcore
->mcck_old_psw
.addr
= cpu_to_be64(env
->psw
.addr
);
727 mask
= be64_to_cpu(lowcore
->mcck_new_psw
.mask
);
728 addr
= be64_to_cpu(lowcore
->mcck_new_psw
.addr
);
730 cpu_unmap_lowcore(lowcore
);
733 if (env
->mchk_index
== -1) {
734 env
->pending_int
&= ~INTERRUPT_MCHK
;
737 DPRINTF("%s: %" PRIx64
" %" PRIx64
"\n", __func__
,
738 env
->psw
.mask
, env
->psw
.addr
);
740 load_psw(env
, mask
, addr
);
743 void s390_cpu_do_interrupt(CPUState
*cs
)
745 S390CPU
*cpu
= S390_CPU(cs
);
746 CPUS390XState
*env
= &cpu
->env
;
748 qemu_log_mask(CPU_LOG_INT
, "%s: %d at pc=%" PRIx64
"\n",
749 __func__
, env
->exception_index
, env
->psw
.addr
);
751 s390_add_running_cpu(cpu
);
752 /* handle machine checks */
753 if ((env
->psw
.mask
& PSW_MASK_MCHECK
) &&
754 (env
->exception_index
== -1)) {
755 if (env
->pending_int
& INTERRUPT_MCHK
) {
756 env
->exception_index
= EXCP_MCHK
;
759 /* handle external interrupts */
760 if ((env
->psw
.mask
& PSW_MASK_EXT
) &&
761 env
->exception_index
== -1) {
762 if (env
->pending_int
& INTERRUPT_EXT
) {
763 /* code is already in env */
764 env
->exception_index
= EXCP_EXT
;
765 } else if (env
->pending_int
& INTERRUPT_TOD
) {
766 cpu_inject_ext(cpu
, 0x1004, 0, 0);
767 env
->exception_index
= EXCP_EXT
;
768 env
->pending_int
&= ~INTERRUPT_EXT
;
769 env
->pending_int
&= ~INTERRUPT_TOD
;
770 } else if (env
->pending_int
& INTERRUPT_CPUTIMER
) {
771 cpu_inject_ext(cpu
, 0x1005, 0, 0);
772 env
->exception_index
= EXCP_EXT
;
773 env
->pending_int
&= ~INTERRUPT_EXT
;
774 env
->pending_int
&= ~INTERRUPT_TOD
;
777 /* handle I/O interrupts */
778 if ((env
->psw
.mask
& PSW_MASK_IO
) &&
779 (env
->exception_index
== -1)) {
780 if (env
->pending_int
& INTERRUPT_IO
) {
781 env
->exception_index
= EXCP_IO
;
785 switch (env
->exception_index
) {
787 do_program_interrupt(env
);
790 do_svc_interrupt(env
);
793 do_ext_interrupt(env
);
796 do_io_interrupt(env
);
799 do_mchk_interrupt(env
);
802 env
->exception_index
= -1;
804 if (!env
->pending_int
) {
805 cs
->interrupt_request
&= ~CPU_INTERRUPT_HARD
;
809 #endif /* CONFIG_USER_ONLY */