3 * utility functions for pci express host bridge.
5 * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp>
6 * VA Linux Systems Japan K.K.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License along
19 * with this program; if not, see <http://www.gnu.org/licenses/>.
22 #include "qemu/osdep.h"
23 #include "hw/pci/pci.h"
24 #include "hw/pci/pcie_host.h"
25 #include "qemu/module.h"
26 #include "exec/address-spaces.h"
28 /* a helper function to get a PCIDevice for a given mmconfig address */
29 static inline PCIDevice
*pcie_dev_find_by_mmcfg_addr(PCIBus
*s
,
32 return pci_find_device(s
, PCIE_MMCFG_BUS(mmcfg_addr
),
33 PCIE_MMCFG_DEVFN(mmcfg_addr
));
36 static void pcie_mmcfg_data_write(void *opaque
, hwaddr mmcfg_addr
,
37 uint64_t val
, unsigned len
)
39 PCIExpressHost
*e
= opaque
;
40 PCIBus
*s
= e
->pci
.bus
;
41 PCIDevice
*pci_dev
= pcie_dev_find_by_mmcfg_addr(s
, mmcfg_addr
);
48 addr
= PCIE_MMCFG_CONFOFFSET(mmcfg_addr
);
49 limit
= pci_config_size(pci_dev
);
50 pci_host_config_write_common(pci_dev
, addr
, limit
, val
, len
);
53 static uint64_t pcie_mmcfg_data_read(void *opaque
,
57 PCIExpressHost
*e
= opaque
;
58 PCIBus
*s
= e
->pci
.bus
;
59 PCIDevice
*pci_dev
= pcie_dev_find_by_mmcfg_addr(s
, mmcfg_addr
);
66 addr
= PCIE_MMCFG_CONFOFFSET(mmcfg_addr
);
67 limit
= pci_config_size(pci_dev
);
68 return pci_host_config_read_common(pci_dev
, addr
, limit
, len
);
71 static const MemoryRegionOps pcie_mmcfg_ops
= {
72 .read
= pcie_mmcfg_data_read
,
73 .write
= pcie_mmcfg_data_write
,
74 .endianness
= DEVICE_LITTLE_ENDIAN
,
77 static void pcie_host_init(Object
*obj
)
79 PCIExpressHost
*e
= PCIE_HOST_BRIDGE(obj
);
81 e
->base_addr
= PCIE_BASE_ADDR_UNMAPPED
;
82 memory_region_init_io(&e
->mmio
, OBJECT(e
), &pcie_mmcfg_ops
, e
, "pcie-mmcfg-mmio",
86 void pcie_host_mmcfg_unmap(PCIExpressHost
*e
)
88 if (e
->base_addr
!= PCIE_BASE_ADDR_UNMAPPED
) {
89 memory_region_del_subregion(get_system_memory(), &e
->mmio
);
90 e
->base_addr
= PCIE_BASE_ADDR_UNMAPPED
;
94 void pcie_host_mmcfg_init(PCIExpressHost
*e
, uint32_t size
)
96 assert(!(size
& (size
- 1))); /* power of 2 */
97 assert(size
>= PCIE_MMCFG_SIZE_MIN
);
98 assert(size
<= PCIE_MMCFG_SIZE_MAX
);
100 memory_region_set_size(&e
->mmio
, e
->size
);
103 void pcie_host_mmcfg_map(PCIExpressHost
*e
, hwaddr addr
,
106 pcie_host_mmcfg_init(e
, size
);
108 memory_region_add_subregion(get_system_memory(), e
->base_addr
, &e
->mmio
);
111 void pcie_host_mmcfg_update(PCIExpressHost
*e
,
116 memory_region_transaction_begin();
117 pcie_host_mmcfg_unmap(e
);
119 pcie_host_mmcfg_map(e
, addr
, size
);
121 memory_region_transaction_commit();
124 static const TypeInfo pcie_host_type_info
= {
125 .name
= TYPE_PCIE_HOST_BRIDGE
,
126 .parent
= TYPE_PCI_HOST_BRIDGE
,
128 .instance_size
= sizeof(PCIExpressHost
),
129 .instance_init
= pcie_host_init
,
132 static void pcie_host_register_types(void)
134 type_register_static(&pcie_host_type_info
);
137 type_init(pcie_host_register_types
)