2 * Samsung exynos4210 Real Time Clock
4 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
5 * Ogurtsov Oleg <o.ogurtsov@samsung.com>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, see <http://www.gnu.org/licenses/>.
24 * CLKSEL Bit[1] not used
25 * CLKOUTEN Bit[9] not used
29 #include "qemu/timer.h"
30 #include "qemu-common.h"
34 #include "qemu/timer.h"
35 #include "sysemu/sysemu.h"
37 #include "exynos4210.h"
42 #define DPRINTF(fmt, ...) \
43 do { fprintf(stdout, "RTC: [%24s:%5d] " fmt, __func__, __LINE__, \
44 ## __VA_ARGS__); } while (0)
46 #define DPRINTF(fmt, ...) do {} while (0)
49 #define EXYNOS4210_RTC_REG_MEM_SIZE 0x0100
57 #define ALMHOUR 0x005C
60 #define ALMYEAR 0x0068
63 #define BCDHOUR 0x0078
65 #define BCDDAYWEEK 0x0080
67 #define BCDYEAR 0x0088
68 #define CURTICNT 0x0090
70 #define TICK_TIMER_ENABLE 0x0100
71 #define TICNT_THRESHHOLD 2
74 #define RTC_ENABLE 0x0001
76 #define INTP_TICK_ENABLE 0x0001
77 #define INTP_ALM_ENABLE 0x0002
79 #define ALARM_INT_ENABLE 0x0040
81 #define RTC_BASE_FREQ 32768
83 typedef struct Exynos4210RTCState
{
98 uint32_t reg_curticcnt
;
100 ptimer_state
*ptimer
; /* tick timer */
101 ptimer_state
*ptimer_1Hz
; /* clock timer */
104 qemu_irq tick_irq
; /* Time Tick Generator irq */
105 qemu_irq alm_irq
; /* alarm irq */
107 struct tm current_tm
; /* current time */
108 } Exynos4210RTCState
;
110 #define TICCKSEL(value) ((value & (0x0F << 4)) >> 4)
113 static const VMStateDescription vmstate_exynos4210_rtc_state
= {
114 .name
= "exynos4210.rtc",
116 .minimum_version_id
= 1,
117 .minimum_version_id_old
= 1,
118 .fields
= (VMStateField
[]) {
119 VMSTATE_UINT32(reg_intp
, Exynos4210RTCState
),
120 VMSTATE_UINT32(reg_rtccon
, Exynos4210RTCState
),
121 VMSTATE_UINT32(reg_ticcnt
, Exynos4210RTCState
),
122 VMSTATE_UINT32(reg_rtcalm
, Exynos4210RTCState
),
123 VMSTATE_UINT32(reg_almsec
, Exynos4210RTCState
),
124 VMSTATE_UINT32(reg_almmin
, Exynos4210RTCState
),
125 VMSTATE_UINT32(reg_almhour
, Exynos4210RTCState
),
126 VMSTATE_UINT32(reg_almday
, Exynos4210RTCState
),
127 VMSTATE_UINT32(reg_almmon
, Exynos4210RTCState
),
128 VMSTATE_UINT32(reg_almyear
, Exynos4210RTCState
),
129 VMSTATE_UINT32(reg_curticcnt
, Exynos4210RTCState
),
130 VMSTATE_PTIMER(ptimer
, Exynos4210RTCState
),
131 VMSTATE_PTIMER(ptimer_1Hz
, Exynos4210RTCState
),
132 VMSTATE_UINT32(freq
, Exynos4210RTCState
),
133 VMSTATE_INT32(current_tm
.tm_sec
, Exynos4210RTCState
),
134 VMSTATE_INT32(current_tm
.tm_min
, Exynos4210RTCState
),
135 VMSTATE_INT32(current_tm
.tm_hour
, Exynos4210RTCState
),
136 VMSTATE_INT32(current_tm
.tm_wday
, Exynos4210RTCState
),
137 VMSTATE_INT32(current_tm
.tm_mday
, Exynos4210RTCState
),
138 VMSTATE_INT32(current_tm
.tm_mon
, Exynos4210RTCState
),
139 VMSTATE_INT32(current_tm
.tm_year
, Exynos4210RTCState
),
140 VMSTATE_END_OF_LIST()
144 #define BCD3DIGITS(x) \
145 ((uint32_t)to_bcd((uint8_t)(x % 100)) + \
146 ((uint32_t)to_bcd((uint8_t)((x % 1000) / 100)) << 8))
148 static void check_alarm_raise(Exynos4210RTCState
*s
)
150 unsigned int alarm_raise
= 0;
151 struct tm stm
= s
->current_tm
;
153 if ((s
->reg_rtcalm
& 0x01) &&
154 (to_bcd((uint8_t)stm
.tm_sec
) == (uint8_t)s
->reg_almsec
)) {
157 if ((s
->reg_rtcalm
& 0x02) &&
158 (to_bcd((uint8_t)stm
.tm_min
) == (uint8_t)s
->reg_almmin
)) {
161 if ((s
->reg_rtcalm
& 0x04) &&
162 (to_bcd((uint8_t)stm
.tm_hour
) == (uint8_t)s
->reg_almhour
)) {
165 if ((s
->reg_rtcalm
& 0x08) &&
166 (to_bcd((uint8_t)stm
.tm_mday
) == (uint8_t)s
->reg_almday
)) {
169 if ((s
->reg_rtcalm
& 0x10) &&
170 (to_bcd((uint8_t)stm
.tm_mon
) == (uint8_t)s
->reg_almmon
)) {
173 if ((s
->reg_rtcalm
& 0x20) &&
174 (BCD3DIGITS(stm
.tm_year
) == s
->reg_almyear
)) {
179 DPRINTF("ALARM IRQ\n");
181 s
->reg_intp
|= INTP_ALM_ENABLE
;
182 qemu_irq_raise(s
->alm_irq
);
187 * RTC update frequency
189 * reg_value - current RTCCON register or his new value
191 static void exynos4210_rtc_update_freq(Exynos4210RTCState
*s
,
197 /* set frequncy for time generator */
198 s
->freq
= RTC_BASE_FREQ
/ (1 << TICCKSEL(reg_value
));
200 if (freq
!= s
->freq
) {
201 ptimer_set_freq(s
->ptimer
, s
->freq
);
202 DPRINTF("freq=%dHz\n", s
->freq
);
206 /* month is between 0 and 11. */
207 static int get_days_in_month(int month
, int year
)
209 static const int days_tab
[12] = {
210 31, 28, 31, 30, 31, 30, 31, 31, 30, 31, 30, 31
213 if ((unsigned)month
>= 12) {
218 if ((year
% 4) == 0 && ((year
% 100) != 0 || (year
% 400) == 0)) {
225 /* update 'tm' to the next second */
226 static void rtc_next_second(struct tm
*tm
)
231 if ((unsigned)tm
->tm_sec
>= 60) {
234 if ((unsigned)tm
->tm_min
>= 60) {
237 if ((unsigned)tm
->tm_hour
>= 24) {
241 if ((unsigned)tm
->tm_wday
>= 7) {
244 days_in_month
= get_days_in_month(tm
->tm_mon
,
247 if (tm
->tm_mday
< 1) {
249 } else if (tm
->tm_mday
> days_in_month
) {
252 if (tm
->tm_mon
>= 12) {
265 static void exynos4210_rtc_tick(void *opaque
)
267 Exynos4210RTCState
*s
= (Exynos4210RTCState
*)opaque
;
269 DPRINTF("TICK IRQ\n");
271 s
->reg_intp
|= INTP_TICK_ENABLE
;
273 qemu_irq_raise(s
->tick_irq
);
276 ptimer_set_count(s
->ptimer
, s
->reg_ticcnt
);
277 ptimer_run(s
->ptimer
, 1);
283 static void exynos4210_rtc_1Hz_tick(void *opaque
)
285 Exynos4210RTCState
*s
= (Exynos4210RTCState
*)opaque
;
287 rtc_next_second(&s
->current_tm
);
288 /* DPRINTF("1Hz tick\n"); */
291 if (s
->reg_rtcalm
& ALARM_INT_ENABLE
) {
292 check_alarm_raise(s
);
295 ptimer_set_count(s
->ptimer_1Hz
, RTC_BASE_FREQ
);
296 ptimer_run(s
->ptimer_1Hz
, 1);
302 static uint64_t exynos4210_rtc_read(void *opaque
, hwaddr offset
,
306 Exynos4210RTCState
*s
= (Exynos4210RTCState
*)opaque
;
313 value
= s
->reg_rtccon
;
316 value
= s
->reg_ticcnt
;
319 value
= s
->reg_rtcalm
;
322 value
= s
->reg_almsec
;
325 value
= s
->reg_almmin
;
328 value
= s
->reg_almhour
;
331 value
= s
->reg_almday
;
334 value
= s
->reg_almmon
;
337 value
= s
->reg_almyear
;
341 value
= (uint32_t)to_bcd((uint8_t)s
->current_tm
.tm_sec
);
344 value
= (uint32_t)to_bcd((uint8_t)s
->current_tm
.tm_min
);
347 value
= (uint32_t)to_bcd((uint8_t)s
->current_tm
.tm_hour
);
350 value
= (uint32_t)to_bcd((uint8_t)s
->current_tm
.tm_wday
);
353 value
= (uint32_t)to_bcd((uint8_t)s
->current_tm
.tm_mday
);
356 value
= (uint32_t)to_bcd((uint8_t)s
->current_tm
.tm_mon
+ 1);
359 value
= BCD3DIGITS(s
->current_tm
.tm_year
);
363 s
->reg_curticcnt
= ptimer_get_count(s
->ptimer
);
364 value
= s
->reg_curticcnt
;
369 "[exynos4210.rtc: bad read offset " TARGET_FMT_plx
"]\n",
379 static void exynos4210_rtc_write(void *opaque
, hwaddr offset
,
380 uint64_t value
, unsigned size
)
382 Exynos4210RTCState
*s
= (Exynos4210RTCState
*)opaque
;
386 if (value
& INTP_ALM_ENABLE
) {
387 qemu_irq_lower(s
->alm_irq
);
388 s
->reg_intp
&= (~INTP_ALM_ENABLE
);
390 if (value
& INTP_TICK_ENABLE
) {
391 qemu_irq_lower(s
->tick_irq
);
392 s
->reg_intp
&= (~INTP_TICK_ENABLE
);
396 if (value
& RTC_ENABLE
) {
397 exynos4210_rtc_update_freq(s
, value
);
399 if ((value
& RTC_ENABLE
) > (s
->reg_rtccon
& RTC_ENABLE
)) {
401 ptimer_set_count(s
->ptimer_1Hz
, RTC_BASE_FREQ
);
402 ptimer_run(s
->ptimer_1Hz
, 1);
403 DPRINTF("run clock timer\n");
405 if ((value
& RTC_ENABLE
) < (s
->reg_rtccon
& RTC_ENABLE
)) {
407 ptimer_stop(s
->ptimer
);
409 ptimer_stop(s
->ptimer_1Hz
);
410 DPRINTF("stop all timers\n");
412 if (value
& RTC_ENABLE
) {
413 if ((value
& TICK_TIMER_ENABLE
) >
414 (s
->reg_rtccon
& TICK_TIMER_ENABLE
) &&
416 ptimer_set_count(s
->ptimer
, s
->reg_ticcnt
);
417 ptimer_run(s
->ptimer
, 1);
418 DPRINTF("run tick timer\n");
420 if ((value
& TICK_TIMER_ENABLE
) <
421 (s
->reg_rtccon
& TICK_TIMER_ENABLE
)) {
422 ptimer_stop(s
->ptimer
);
425 s
->reg_rtccon
= value
;
428 if (value
> TICNT_THRESHHOLD
) {
429 s
->reg_ticcnt
= value
;
432 "[exynos4210.rtc: bad TICNT value %u ]\n",
438 s
->reg_rtcalm
= value
;
441 s
->reg_almsec
= (value
& 0x7f);
444 s
->reg_almmin
= (value
& 0x7f);
447 s
->reg_almhour
= (value
& 0x3f);
450 s
->reg_almday
= (value
& 0x3f);
453 s
->reg_almmon
= (value
& 0x1f);
456 s
->reg_almyear
= (value
& 0x0fff);
460 if (s
->reg_rtccon
& RTC_ENABLE
) {
461 s
->current_tm
.tm_sec
= (int)from_bcd((uint8_t)value
);
465 if (s
->reg_rtccon
& RTC_ENABLE
) {
466 s
->current_tm
.tm_min
= (int)from_bcd((uint8_t)value
);
470 if (s
->reg_rtccon
& RTC_ENABLE
) {
471 s
->current_tm
.tm_hour
= (int)from_bcd((uint8_t)value
);
475 if (s
->reg_rtccon
& RTC_ENABLE
) {
476 s
->current_tm
.tm_wday
= (int)from_bcd((uint8_t)value
);
480 if (s
->reg_rtccon
& RTC_ENABLE
) {
481 s
->current_tm
.tm_mday
= (int)from_bcd((uint8_t)value
);
485 if (s
->reg_rtccon
& RTC_ENABLE
) {
486 s
->current_tm
.tm_mon
= (int)from_bcd((uint8_t)value
) - 1;
490 if (s
->reg_rtccon
& RTC_ENABLE
) {
492 s
->current_tm
.tm_year
= (int)from_bcd((uint8_t)value
) +
493 (int)from_bcd((uint8_t)((value
>> 8) & 0x0f)) * 100;
499 "[exynos4210.rtc: bad write offset " TARGET_FMT_plx
"]\n",
507 * Set default values to timer fields and registers
509 static void exynos4210_rtc_reset(DeviceState
*d
)
511 Exynos4210RTCState
*s
= (Exynos4210RTCState
*)d
;
513 qemu_get_timedate(&s
->current_tm
, 0);
515 DPRINTF("Get time from host: %d-%d-%d %2d:%02d:%02d\n",
516 s
->current_tm
.tm_year
, s
->current_tm
.tm_mon
, s
->current_tm
.tm_mday
,
517 s
->current_tm
.tm_hour
, s
->current_tm
.tm_min
, s
->current_tm
.tm_sec
);
530 s
->reg_curticcnt
= 0;
532 exynos4210_rtc_update_freq(s
, s
->reg_rtccon
);
533 ptimer_stop(s
->ptimer
);
534 ptimer_stop(s
->ptimer_1Hz
);
537 static const MemoryRegionOps exynos4210_rtc_ops
= {
538 .read
= exynos4210_rtc_read
,
539 .write
= exynos4210_rtc_write
,
540 .endianness
= DEVICE_NATIVE_ENDIAN
,
544 * RTC timer initialization
546 static int exynos4210_rtc_init(SysBusDevice
*dev
)
548 Exynos4210RTCState
*s
= FROM_SYSBUS(Exynos4210RTCState
, dev
);
551 bh
= qemu_bh_new(exynos4210_rtc_tick
, s
);
552 s
->ptimer
= ptimer_init(bh
);
553 ptimer_set_freq(s
->ptimer
, RTC_BASE_FREQ
);
554 exynos4210_rtc_update_freq(s
, 0);
556 bh
= qemu_bh_new(exynos4210_rtc_1Hz_tick
, s
);
557 s
->ptimer_1Hz
= ptimer_init(bh
);
558 ptimer_set_freq(s
->ptimer_1Hz
, RTC_BASE_FREQ
);
560 sysbus_init_irq(dev
, &s
->alm_irq
);
561 sysbus_init_irq(dev
, &s
->tick_irq
);
563 memory_region_init_io(&s
->iomem
, &exynos4210_rtc_ops
, s
, "exynos4210-rtc",
564 EXYNOS4210_RTC_REG_MEM_SIZE
);
565 sysbus_init_mmio(dev
, &s
->iomem
);
570 static void exynos4210_rtc_class_init(ObjectClass
*klass
, void *data
)
572 DeviceClass
*dc
= DEVICE_CLASS(klass
);
573 SysBusDeviceClass
*k
= SYS_BUS_DEVICE_CLASS(klass
);
575 k
->init
= exynos4210_rtc_init
;
576 dc
->reset
= exynos4210_rtc_reset
;
577 dc
->vmsd
= &vmstate_exynos4210_rtc_state
;
580 static const TypeInfo exynos4210_rtc_info
= {
581 .name
= "exynos4210.rtc",
582 .parent
= TYPE_SYS_BUS_DEVICE
,
583 .instance_size
= sizeof(Exynos4210RTCState
),
584 .class_init
= exynos4210_rtc_class_init
,
587 static void exynos4210_rtc_register_types(void)
589 type_register_static(&exynos4210_rtc_info
);
592 type_init(exynos4210_rtc_register_types
)