2 * TI OMAP processors GPIO emulation.
4 * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
5 * Copyright (C) 2007-2009 Nokia Corporation
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 or
10 * (at your option) version 3 of the License.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, see <http://www.gnu.org/licenses/>.
21 #include "qemu/osdep.h"
23 #include "hw/arm/omap.h"
24 #include "hw/sysbus.h"
25 #include "qemu/error-report.h"
40 #define TYPE_OMAP1_GPIO "omap-gpio"
41 #define OMAP1_GPIO(obj) \
42 OBJECT_CHECK(struct omap_gpif_s, (obj), TYPE_OMAP1_GPIO)
45 SysBusDevice parent_obj
;
50 struct omap_gpio_s omap1
;
53 /* General-Purpose I/O of OMAP1 */
54 static void omap_gpio_set(void *opaque
, int line
, int level
)
56 struct omap_gpio_s
*s
= &((struct omap_gpif_s
*) opaque
)->omap1
;
57 uint16_t prev
= s
->inputs
;
60 s
->inputs
|= 1 << line
;
62 s
->inputs
&= ~(1 << line
);
64 if (((s
->edge
& s
->inputs
& ~prev
) | (~s
->edge
& ~s
->inputs
& prev
)) &
65 (1 << line
) & s
->dir
& ~s
->mask
) {
67 qemu_irq_raise(s
->irq
);
71 static uint64_t omap_gpio_read(void *opaque
, hwaddr addr
,
74 struct omap_gpio_s
*s
= (struct omap_gpio_s
*) opaque
;
75 int offset
= addr
& OMAP_MPUI_REG_MASK
;
78 return omap_badwidth_read16(opaque
, addr
);
82 case 0x00: /* DATA_INPUT */
83 return s
->inputs
& s
->pins
;
85 case 0x04: /* DATA_OUTPUT */
88 case 0x08: /* DIRECTION_CONTROL */
91 case 0x0c: /* INTERRUPT_CONTROL */
94 case 0x10: /* INTERRUPT_MASK */
97 case 0x14: /* INTERRUPT_STATUS */
100 case 0x18: /* PIN_CONTROL (not in OMAP310) */
109 static void omap_gpio_write(void *opaque
, hwaddr addr
,
110 uint64_t value
, unsigned size
)
112 struct omap_gpio_s
*s
= (struct omap_gpio_s
*) opaque
;
113 int offset
= addr
& OMAP_MPUI_REG_MASK
;
118 omap_badwidth_write16(opaque
, addr
, value
);
123 case 0x00: /* DATA_INPUT */
127 case 0x04: /* DATA_OUTPUT */
128 diff
= (s
->outputs
^ value
) & ~s
->dir
;
130 while ((ln
= ctz32(diff
)) != 32) {
132 qemu_set_irq(s
->handler
[ln
], (value
>> ln
) & 1);
137 case 0x08: /* DIRECTION_CONTROL */
138 diff
= s
->outputs
& (s
->dir
^ value
);
141 value
= s
->outputs
& ~s
->dir
;
142 while ((ln
= ctz32(diff
)) != 32) {
144 qemu_set_irq(s
->handler
[ln
], (value
>> ln
) & 1);
149 case 0x0c: /* INTERRUPT_CONTROL */
153 case 0x10: /* INTERRUPT_MASK */
157 case 0x14: /* INTERRUPT_STATUS */
160 qemu_irq_lower(s
->irq
);
163 case 0x18: /* PIN_CONTROL (not in OMAP310 TRM) */
174 /* *Some* sources say the memory region is 32-bit. */
175 static const MemoryRegionOps omap_gpio_ops
= {
176 .read
= omap_gpio_read
,
177 .write
= omap_gpio_write
,
178 .endianness
= DEVICE_NATIVE_ENDIAN
,
181 static void omap_gpio_reset(struct omap_gpio_s
*s
)
192 struct omap2_gpio_s
{
212 #define TYPE_OMAP2_GPIO "omap2-gpio"
213 #define OMAP2_GPIO(obj) \
214 OBJECT_CHECK(struct omap2_gpif_s, (obj), TYPE_OMAP2_GPIO)
216 struct omap2_gpif_s
{
217 SysBusDevice parent_obj
;
224 struct omap2_gpio_s
*modules
;
230 /* General-Purpose Interface of OMAP2/3 */
231 static inline void omap2_gpio_module_int_update(struct omap2_gpio_s
*s
,
234 qemu_set_irq(s
->irq
[line
], s
->ints
[line
] & s
->mask
[line
]);
237 static void omap2_gpio_module_wake(struct omap2_gpio_s
*s
, int line
)
239 if (!(s
->config
[0] & (1 << 2))) /* ENAWAKEUP */
241 if (!(s
->config
[0] & (3 << 3))) /* Force Idle */
243 if (!(s
->wumask
& (1 << line
)))
246 qemu_irq_raise(s
->wkup
);
249 static inline void omap2_gpio_module_out_update(struct omap2_gpio_s
*s
,
256 while ((ln
= ctz32(diff
)) != 32) {
257 qemu_set_irq(s
->handler
[ln
], (s
->outputs
>> ln
) & 1);
262 static void omap2_gpio_module_level_update(struct omap2_gpio_s
*s
, int line
)
264 s
->ints
[line
] |= s
->dir
&
265 ((s
->inputs
& s
->level
[1]) | (~s
->inputs
& s
->level
[0]));
266 omap2_gpio_module_int_update(s
, line
);
269 static inline void omap2_gpio_module_int(struct omap2_gpio_s
*s
, int line
)
271 s
->ints
[0] |= 1 << line
;
272 omap2_gpio_module_int_update(s
, 0);
273 s
->ints
[1] |= 1 << line
;
274 omap2_gpio_module_int_update(s
, 1);
275 omap2_gpio_module_wake(s
, line
);
278 static void omap2_gpio_set(void *opaque
, int line
, int level
)
280 struct omap2_gpif_s
*p
= opaque
;
281 struct omap2_gpio_s
*s
= &p
->modules
[line
>> 5];
285 if (s
->dir
& (1 << line
) & ((~s
->inputs
& s
->edge
[0]) | s
->level
[1]))
286 omap2_gpio_module_int(s
, line
);
287 s
->inputs
|= 1 << line
;
289 if (s
->dir
& (1 << line
) & ((s
->inputs
& s
->edge
[1]) | s
->level
[0]))
290 omap2_gpio_module_int(s
, line
);
291 s
->inputs
&= ~(1 << line
);
295 static void omap2_gpio_module_reset(struct omap2_gpio_s
*s
)
313 static uint32_t omap2_gpio_module_read(void *opaque
, hwaddr addr
)
315 struct omap2_gpio_s
*s
= (struct omap2_gpio_s
*) opaque
;
318 case 0x00: /* GPIO_REVISION */
321 case 0x10: /* GPIO_SYSCONFIG */
324 case 0x14: /* GPIO_SYSSTATUS */
327 case 0x18: /* GPIO_IRQSTATUS1 */
330 case 0x1c: /* GPIO_IRQENABLE1 */
331 case 0x60: /* GPIO_CLEARIRQENABLE1 */
332 case 0x64: /* GPIO_SETIRQENABLE1 */
335 case 0x20: /* GPIO_WAKEUPENABLE */
336 case 0x80: /* GPIO_CLEARWKUENA */
337 case 0x84: /* GPIO_SETWKUENA */
340 case 0x28: /* GPIO_IRQSTATUS2 */
343 case 0x2c: /* GPIO_IRQENABLE2 */
344 case 0x70: /* GPIO_CLEARIRQENABLE2 */
345 case 0x74: /* GPIO_SETIREQNEABLE2 */
348 case 0x30: /* GPIO_CTRL */
351 case 0x34: /* GPIO_OE */
354 case 0x38: /* GPIO_DATAIN */
357 case 0x3c: /* GPIO_DATAOUT */
358 case 0x90: /* GPIO_CLEARDATAOUT */
359 case 0x94: /* GPIO_SETDATAOUT */
362 case 0x40: /* GPIO_LEVELDETECT0 */
365 case 0x44: /* GPIO_LEVELDETECT1 */
368 case 0x48: /* GPIO_RISINGDETECT */
371 case 0x4c: /* GPIO_FALLINGDETECT */
374 case 0x50: /* GPIO_DEBOUNCENABLE */
377 case 0x54: /* GPIO_DEBOUNCINGTIME */
385 static void omap2_gpio_module_write(void *opaque
, hwaddr addr
,
388 struct omap2_gpio_s
*s
= (struct omap2_gpio_s
*) opaque
;
393 case 0x00: /* GPIO_REVISION */
394 case 0x14: /* GPIO_SYSSTATUS */
395 case 0x38: /* GPIO_DATAIN */
399 case 0x10: /* GPIO_SYSCONFIG */
400 if (((value
>> 3) & 3) == 3)
401 fprintf(stderr
, "%s: bad IDLEMODE value\n", __FUNCTION__
);
403 omap2_gpio_module_reset(s
);
404 s
->config
[0] = value
& 0x1d;
407 case 0x18: /* GPIO_IRQSTATUS1 */
408 if (s
->ints
[0] & value
) {
409 s
->ints
[0] &= ~value
;
410 omap2_gpio_module_level_update(s
, 0);
414 case 0x1c: /* GPIO_IRQENABLE1 */
416 omap2_gpio_module_int_update(s
, 0);
419 case 0x20: /* GPIO_WAKEUPENABLE */
423 case 0x28: /* GPIO_IRQSTATUS2 */
424 if (s
->ints
[1] & value
) {
425 s
->ints
[1] &= ~value
;
426 omap2_gpio_module_level_update(s
, 1);
430 case 0x2c: /* GPIO_IRQENABLE2 */
432 omap2_gpio_module_int_update(s
, 1);
435 case 0x30: /* GPIO_CTRL */
436 s
->config
[1] = value
& 7;
439 case 0x34: /* GPIO_OE */
440 diff
= s
->outputs
& (s
->dir
^ value
);
443 value
= s
->outputs
& ~s
->dir
;
444 while ((ln
= ctz32(diff
)) != 32) {
446 qemu_set_irq(s
->handler
[ln
], (value
>> ln
) & 1);
449 omap2_gpio_module_level_update(s
, 0);
450 omap2_gpio_module_level_update(s
, 1);
453 case 0x3c: /* GPIO_DATAOUT */
454 omap2_gpio_module_out_update(s
, s
->outputs
^ value
);
457 case 0x40: /* GPIO_LEVELDETECT0 */
459 omap2_gpio_module_level_update(s
, 0);
460 omap2_gpio_module_level_update(s
, 1);
463 case 0x44: /* GPIO_LEVELDETECT1 */
465 omap2_gpio_module_level_update(s
, 0);
466 omap2_gpio_module_level_update(s
, 1);
469 case 0x48: /* GPIO_RISINGDETECT */
473 case 0x4c: /* GPIO_FALLINGDETECT */
477 case 0x50: /* GPIO_DEBOUNCENABLE */
481 case 0x54: /* GPIO_DEBOUNCINGTIME */
485 case 0x60: /* GPIO_CLEARIRQENABLE1 */
486 s
->mask
[0] &= ~value
;
487 omap2_gpio_module_int_update(s
, 0);
490 case 0x64: /* GPIO_SETIRQENABLE1 */
492 omap2_gpio_module_int_update(s
, 0);
495 case 0x70: /* GPIO_CLEARIRQENABLE2 */
496 s
->mask
[1] &= ~value
;
497 omap2_gpio_module_int_update(s
, 1);
500 case 0x74: /* GPIO_SETIREQNEABLE2 */
502 omap2_gpio_module_int_update(s
, 1);
505 case 0x80: /* GPIO_CLEARWKUENA */
509 case 0x84: /* GPIO_SETWKUENA */
513 case 0x90: /* GPIO_CLEARDATAOUT */
514 omap2_gpio_module_out_update(s
, s
->outputs
& value
);
517 case 0x94: /* GPIO_SETDATAOUT */
518 omap2_gpio_module_out_update(s
, ~s
->outputs
& value
);
527 static uint32_t omap2_gpio_module_readp(void *opaque
, hwaddr addr
)
529 return omap2_gpio_module_read(opaque
, addr
& ~3) >> ((addr
& 3) << 3);
532 static void omap2_gpio_module_writep(void *opaque
, hwaddr addr
,
536 uint32_t mask
= 0xffff;
539 case 0x00: /* GPIO_REVISION */
540 case 0x14: /* GPIO_SYSSTATUS */
541 case 0x38: /* GPIO_DATAIN */
545 case 0x10: /* GPIO_SYSCONFIG */
546 case 0x1c: /* GPIO_IRQENABLE1 */
547 case 0x20: /* GPIO_WAKEUPENABLE */
548 case 0x2c: /* GPIO_IRQENABLE2 */
549 case 0x30: /* GPIO_CTRL */
550 case 0x34: /* GPIO_OE */
551 case 0x3c: /* GPIO_DATAOUT */
552 case 0x40: /* GPIO_LEVELDETECT0 */
553 case 0x44: /* GPIO_LEVELDETECT1 */
554 case 0x48: /* GPIO_RISINGDETECT */
555 case 0x4c: /* GPIO_FALLINGDETECT */
556 case 0x50: /* GPIO_DEBOUNCENABLE */
557 case 0x54: /* GPIO_DEBOUNCINGTIME */
558 cur
= omap2_gpio_module_read(opaque
, addr
& ~3) &
559 ~(mask
<< ((addr
& 3) << 3));
562 case 0x18: /* GPIO_IRQSTATUS1 */
563 case 0x28: /* GPIO_IRQSTATUS2 */
564 case 0x60: /* GPIO_CLEARIRQENABLE1 */
565 case 0x64: /* GPIO_SETIRQENABLE1 */
566 case 0x70: /* GPIO_CLEARIRQENABLE2 */
567 case 0x74: /* GPIO_SETIREQNEABLE2 */
568 case 0x80: /* GPIO_CLEARWKUENA */
569 case 0x84: /* GPIO_SETWKUENA */
570 case 0x90: /* GPIO_CLEARDATAOUT */
571 case 0x94: /* GPIO_SETDATAOUT */
572 value
<<= (addr
& 3) << 3;
573 omap2_gpio_module_write(opaque
, addr
, cur
| value
);
582 static const MemoryRegionOps omap2_gpio_module_ops
= {
585 omap2_gpio_module_readp
,
586 omap2_gpio_module_readp
,
587 omap2_gpio_module_read
,
590 omap2_gpio_module_writep
,
591 omap2_gpio_module_writep
,
592 omap2_gpio_module_write
,
595 .endianness
= DEVICE_NATIVE_ENDIAN
,
598 static void omap_gpif_reset(DeviceState
*dev
)
600 struct omap_gpif_s
*s
= OMAP1_GPIO(dev
);
602 omap_gpio_reset(&s
->omap1
);
605 static void omap2_gpif_reset(DeviceState
*dev
)
607 struct omap2_gpif_s
*s
= OMAP2_GPIO(dev
);
610 for (i
= 0; i
< s
->modulecount
; i
++) {
611 omap2_gpio_module_reset(&s
->modules
[i
]);
617 static uint64_t omap2_gpif_top_read(void *opaque
, hwaddr addr
,
620 struct omap2_gpif_s
*s
= (struct omap2_gpif_s
*) opaque
;
623 case 0x00: /* IPGENERICOCPSPL_REVISION */
626 case 0x10: /* IPGENERICOCPSPL_SYSCONFIG */
629 case 0x14: /* IPGENERICOCPSPL_SYSSTATUS */
632 case 0x18: /* IPGENERICOCPSPL_IRQSTATUS */
635 case 0x40: /* IPGENERICOCPSPL_GPO */
638 case 0x50: /* IPGENERICOCPSPL_GPI */
646 static void omap2_gpif_top_write(void *opaque
, hwaddr addr
,
647 uint64_t value
, unsigned size
)
649 struct omap2_gpif_s
*s
= (struct omap2_gpif_s
*) opaque
;
652 case 0x00: /* IPGENERICOCPSPL_REVISION */
653 case 0x14: /* IPGENERICOCPSPL_SYSSTATUS */
654 case 0x18: /* IPGENERICOCPSPL_IRQSTATUS */
655 case 0x50: /* IPGENERICOCPSPL_GPI */
659 case 0x10: /* IPGENERICOCPSPL_SYSCONFIG */
660 if (value
& (1 << 1)) /* SOFTRESET */
661 omap2_gpif_reset(DEVICE(s
));
662 s
->autoidle
= value
& 1;
665 case 0x40: /* IPGENERICOCPSPL_GPO */
675 static const MemoryRegionOps omap2_gpif_top_ops
= {
676 .read
= omap2_gpif_top_read
,
677 .write
= omap2_gpif_top_write
,
678 .endianness
= DEVICE_NATIVE_ENDIAN
,
681 static int omap_gpio_init(SysBusDevice
*sbd
)
683 DeviceState
*dev
= DEVICE(sbd
);
684 struct omap_gpif_s
*s
= OMAP1_GPIO(dev
);
687 error_report("omap-gpio: clk not connected");
690 qdev_init_gpio_in(dev
, omap_gpio_set
, 16);
691 qdev_init_gpio_out(dev
, s
->omap1
.handler
, 16);
692 sysbus_init_irq(sbd
, &s
->omap1
.irq
);
693 memory_region_init_io(&s
->iomem
, OBJECT(s
), &omap_gpio_ops
, &s
->omap1
,
694 "omap.gpio", 0x1000);
695 sysbus_init_mmio(sbd
, &s
->iomem
);
699 static int omap2_gpio_init(SysBusDevice
*sbd
)
701 DeviceState
*dev
= DEVICE(sbd
);
702 struct omap2_gpif_s
*s
= OMAP2_GPIO(dev
);
706 error_report("omap2-gpio: iclk not connected");
710 s
->modulecount
= s
->mpu_model
< omap2430
? 4
711 : s
->mpu_model
< omap3430
? 5
714 for (i
= 0; i
< s
->modulecount
; i
++) {
716 error_report("omap2-gpio: fclk%d not connected", i
);
721 if (s
->mpu_model
< omap3430
) {
722 memory_region_init_io(&s
->iomem
, OBJECT(s
), &omap2_gpif_top_ops
, s
,
723 "omap2.gpio", 0x1000);
724 sysbus_init_mmio(sbd
, &s
->iomem
);
727 s
->modules
= g_new0(struct omap2_gpio_s
, s
->modulecount
);
728 s
->handler
= g_new0(qemu_irq
, s
->modulecount
* 32);
729 qdev_init_gpio_in(dev
, omap2_gpio_set
, s
->modulecount
* 32);
730 qdev_init_gpio_out(dev
, s
->handler
, s
->modulecount
* 32);
732 for (i
= 0; i
< s
->modulecount
; i
++) {
733 struct omap2_gpio_s
*m
= &s
->modules
[i
];
735 m
->revision
= (s
->mpu_model
< omap3430
) ? 0x18 : 0x25;
736 m
->handler
= &s
->handler
[i
* 32];
737 sysbus_init_irq(sbd
, &m
->irq
[0]); /* mpu irq */
738 sysbus_init_irq(sbd
, &m
->irq
[1]); /* dsp irq */
739 sysbus_init_irq(sbd
, &m
->wkup
);
740 memory_region_init_io(&m
->iomem
, OBJECT(s
), &omap2_gpio_module_ops
, m
,
741 "omap.gpio-module", 0x1000);
742 sysbus_init_mmio(sbd
, &m
->iomem
);
748 /* Using qdev pointer properties for the clocks is not ideal.
749 * qdev should support a generic means of defining a 'port' with
750 * an arbitrary interface for connecting two devices. Then we
751 * could reframe the omap clock API in terms of clock ports,
752 * and get some type safety. For now the best qdev provides is
753 * passing an arbitrary pointer.
754 * (It's not possible to pass in the string which is the clock
755 * name, because this device does not have the necessary information
756 * (ie the struct omap_mpu_state_s*) to do the clockname to pointer
760 static Property omap_gpio_properties
[] = {
761 DEFINE_PROP_INT32("mpu_model", struct omap_gpif_s
, mpu_model
, 0),
762 DEFINE_PROP_PTR("clk", struct omap_gpif_s
, clk
),
763 DEFINE_PROP_END_OF_LIST(),
766 static void omap_gpio_class_init(ObjectClass
*klass
, void *data
)
768 DeviceClass
*dc
= DEVICE_CLASS(klass
);
769 SysBusDeviceClass
*k
= SYS_BUS_DEVICE_CLASS(klass
);
771 k
->init
= omap_gpio_init
;
772 dc
->reset
= omap_gpif_reset
;
773 dc
->props
= omap_gpio_properties
;
774 /* Reason: pointer property "clk" */
775 dc
->cannot_instantiate_with_device_add_yet
= true;
778 static const TypeInfo omap_gpio_info
= {
779 .name
= TYPE_OMAP1_GPIO
,
780 .parent
= TYPE_SYS_BUS_DEVICE
,
781 .instance_size
= sizeof(struct omap_gpif_s
),
782 .class_init
= omap_gpio_class_init
,
785 static Property omap2_gpio_properties
[] = {
786 DEFINE_PROP_INT32("mpu_model", struct omap2_gpif_s
, mpu_model
, 0),
787 DEFINE_PROP_PTR("iclk", struct omap2_gpif_s
, iclk
),
788 DEFINE_PROP_PTR("fclk0", struct omap2_gpif_s
, fclk
[0]),
789 DEFINE_PROP_PTR("fclk1", struct omap2_gpif_s
, fclk
[1]),
790 DEFINE_PROP_PTR("fclk2", struct omap2_gpif_s
, fclk
[2]),
791 DEFINE_PROP_PTR("fclk3", struct omap2_gpif_s
, fclk
[3]),
792 DEFINE_PROP_PTR("fclk4", struct omap2_gpif_s
, fclk
[4]),
793 DEFINE_PROP_PTR("fclk5", struct omap2_gpif_s
, fclk
[5]),
794 DEFINE_PROP_END_OF_LIST(),
797 static void omap2_gpio_class_init(ObjectClass
*klass
, void *data
)
799 DeviceClass
*dc
= DEVICE_CLASS(klass
);
800 SysBusDeviceClass
*k
= SYS_BUS_DEVICE_CLASS(klass
);
802 k
->init
= omap2_gpio_init
;
803 dc
->reset
= omap2_gpif_reset
;
804 dc
->props
= omap2_gpio_properties
;
805 /* Reason: pointer properties "iclk", "fclk0", ..., "fclk5" */
806 dc
->cannot_instantiate_with_device_add_yet
= true;
809 static const TypeInfo omap2_gpio_info
= {
810 .name
= TYPE_OMAP2_GPIO
,
811 .parent
= TYPE_SYS_BUS_DEVICE
,
812 .instance_size
= sizeof(struct omap2_gpif_s
),
813 .class_init
= omap2_gpio_class_init
,
816 static void omap_gpio_register_types(void)
818 type_register_static(&omap_gpio_info
);
819 type_register_static(&omap2_gpio_info
);
822 type_init(omap_gpio_register_types
)