pc-bios/s390: Update firmware images
[qemu/ar7.git] / target / openrisc / cpu.c
blob541b2a66c7addbe44ca5a90cd453eb1d4061c5a3
1 /*
2 * QEMU OpenRISC CPU
4 * Copyright (c) 2012 Jia Liu <proljc@gmail.com>
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #include "qemu/osdep.h"
21 #include "qapi/error.h"
22 #include "cpu.h"
23 #include "qemu-common.h"
25 static void openrisc_cpu_set_pc(CPUState *cs, vaddr value)
27 OpenRISCCPU *cpu = OPENRISC_CPU(cs);
29 cpu->env.pc = value;
30 cpu->env.dflag = 0;
33 static bool openrisc_cpu_has_work(CPUState *cs)
35 return cs->interrupt_request & (CPU_INTERRUPT_HARD |
36 CPU_INTERRUPT_TIMER);
39 static void openrisc_disas_set_info(CPUState *cpu, disassemble_info *info)
41 info->print_insn = print_insn_or1k;
44 /* CPUClass::reset() */
45 static void openrisc_cpu_reset(CPUState *s)
47 OpenRISCCPU *cpu = OPENRISC_CPU(s);
48 OpenRISCCPUClass *occ = OPENRISC_CPU_GET_CLASS(cpu);
50 occ->parent_reset(s);
52 memset(&cpu->env, 0, offsetof(CPUOpenRISCState, end_reset_fields));
54 cpu->env.pc = 0x100;
55 cpu->env.sr = SR_FO | SR_SM;
56 cpu->env.lock_addr = -1;
57 s->exception_index = -1;
59 cpu->env.upr = UPR_UP | UPR_DMP | UPR_IMP | UPR_PICP | UPR_TTP |
60 UPR_PMP;
61 cpu->env.dmmucfgr = (DMMUCFGR_NTW & (0 << 2))
62 | (DMMUCFGR_NTS & (ctz32(TLB_SIZE) << 2));
63 cpu->env.immucfgr = (IMMUCFGR_NTW & (0 << 2))
64 | (IMMUCFGR_NTS & (ctz32(TLB_SIZE) << 2));
66 #ifndef CONFIG_USER_ONLY
67 cpu->env.picmr = 0x00000000;
68 cpu->env.picsr = 0x00000000;
70 cpu->env.ttmr = 0x00000000;
71 #endif
74 static void openrisc_cpu_realizefn(DeviceState *dev, Error **errp)
76 CPUState *cs = CPU(dev);
77 OpenRISCCPUClass *occ = OPENRISC_CPU_GET_CLASS(dev);
78 Error *local_err = NULL;
80 cpu_exec_realizefn(cs, &local_err);
81 if (local_err != NULL) {
82 error_propagate(errp, local_err);
83 return;
86 qemu_init_vcpu(cs);
87 cpu_reset(cs);
89 occ->parent_realize(dev, errp);
92 static void openrisc_cpu_initfn(Object *obj)
94 CPUState *cs = CPU(obj);
95 OpenRISCCPU *cpu = OPENRISC_CPU(obj);
97 cs->env_ptr = &cpu->env;
100 /* CPU models */
102 static ObjectClass *openrisc_cpu_class_by_name(const char *cpu_model)
104 ObjectClass *oc;
105 char *typename;
107 typename = g_strdup_printf(OPENRISC_CPU_TYPE_NAME("%s"), cpu_model);
108 oc = object_class_by_name(typename);
109 g_free(typename);
110 if (oc != NULL && (!object_class_dynamic_cast(oc, TYPE_OPENRISC_CPU) ||
111 object_class_is_abstract(oc))) {
112 return NULL;
114 return oc;
117 static void or1200_initfn(Object *obj)
119 OpenRISCCPU *cpu = OPENRISC_CPU(obj);
121 cpu->env.cpucfgr = CPUCFGR_NSGF | CPUCFGR_OB32S | CPUCFGR_OF32S |
122 CPUCFGR_EVBARP;
125 static void openrisc_any_initfn(Object *obj)
127 OpenRISCCPU *cpu = OPENRISC_CPU(obj);
129 cpu->env.cpucfgr = CPUCFGR_NSGF | CPUCFGR_OB32S | CPUCFGR_EVBARP;
132 static void openrisc_cpu_class_init(ObjectClass *oc, void *data)
134 OpenRISCCPUClass *occ = OPENRISC_CPU_CLASS(oc);
135 CPUClass *cc = CPU_CLASS(occ);
136 DeviceClass *dc = DEVICE_CLASS(oc);
138 device_class_set_parent_realize(dc, openrisc_cpu_realizefn,
139 &occ->parent_realize);
140 occ->parent_reset = cc->reset;
141 cc->reset = openrisc_cpu_reset;
143 cc->class_by_name = openrisc_cpu_class_by_name;
144 cc->has_work = openrisc_cpu_has_work;
145 cc->do_interrupt = openrisc_cpu_do_interrupt;
146 cc->cpu_exec_interrupt = openrisc_cpu_exec_interrupt;
147 cc->dump_state = openrisc_cpu_dump_state;
148 cc->set_pc = openrisc_cpu_set_pc;
149 cc->gdb_read_register = openrisc_cpu_gdb_read_register;
150 cc->gdb_write_register = openrisc_cpu_gdb_write_register;
151 #ifdef CONFIG_USER_ONLY
152 cc->handle_mmu_fault = openrisc_cpu_handle_mmu_fault;
153 #else
154 cc->get_phys_page_debug = openrisc_cpu_get_phys_page_debug;
155 dc->vmsd = &vmstate_openrisc_cpu;
156 #endif
157 cc->gdb_num_core_regs = 32 + 3;
158 cc->tcg_initialize = openrisc_translate_init;
159 cc->disas_set_info = openrisc_disas_set_info;
162 /* Sort alphabetically by type name, except for "any". */
163 static gint openrisc_cpu_list_compare(gconstpointer a, gconstpointer b)
165 ObjectClass *class_a = (ObjectClass *)a;
166 ObjectClass *class_b = (ObjectClass *)b;
167 const char *name_a, *name_b;
169 name_a = object_class_get_name(class_a);
170 name_b = object_class_get_name(class_b);
171 if (strcmp(name_a, "any-" TYPE_OPENRISC_CPU) == 0) {
172 return 1;
173 } else if (strcmp(name_b, "any-" TYPE_OPENRISC_CPU) == 0) {
174 return -1;
175 } else {
176 return strcmp(name_a, name_b);
180 static void openrisc_cpu_list_entry(gpointer data, gpointer user_data)
182 ObjectClass *oc = data;
183 CPUListState *s = user_data;
184 const char *typename;
185 char *name;
187 typename = object_class_get_name(oc);
188 name = g_strndup(typename,
189 strlen(typename) - strlen("-" TYPE_OPENRISC_CPU));
190 (*s->cpu_fprintf)(s->file, " %s\n",
191 name);
192 g_free(name);
195 void cpu_openrisc_list(FILE *f, fprintf_function cpu_fprintf)
197 CPUListState s = {
198 .file = f,
199 .cpu_fprintf = cpu_fprintf,
201 GSList *list;
203 list = object_class_get_list(TYPE_OPENRISC_CPU, false);
204 list = g_slist_sort(list, openrisc_cpu_list_compare);
205 (*cpu_fprintf)(f, "Available CPUs:\n");
206 g_slist_foreach(list, openrisc_cpu_list_entry, &s);
207 g_slist_free(list);
210 #define DEFINE_OPENRISC_CPU_TYPE(cpu_model, initfn) \
212 .parent = TYPE_OPENRISC_CPU, \
213 .instance_init = initfn, \
214 .name = OPENRISC_CPU_TYPE_NAME(cpu_model), \
217 static const TypeInfo openrisc_cpus_type_infos[] = {
218 { /* base class should be registered first */
219 .name = TYPE_OPENRISC_CPU,
220 .parent = TYPE_CPU,
221 .instance_size = sizeof(OpenRISCCPU),
222 .instance_init = openrisc_cpu_initfn,
223 .abstract = true,
224 .class_size = sizeof(OpenRISCCPUClass),
225 .class_init = openrisc_cpu_class_init,
227 DEFINE_OPENRISC_CPU_TYPE("or1200", or1200_initfn),
228 DEFINE_OPENRISC_CPU_TYPE("any", openrisc_any_initfn),
231 DEFINE_TYPES(openrisc_cpus_type_infos)