2 * PowerMac descriptor-based DMA emulation
4 * Copyright (c) 2005-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
6 * Copyright (c) 2009 Laurent Vivier
8 * some parts from linux-2.6.28, arch/powerpc/include/asm/dbdma.h
10 * Definitions for using the Apple Descriptor-Based DMA controller
11 * in Power Macintosh computers.
13 * Copyright (C) 1996 Paul Mackerras.
15 * some parts from mol 0.9.71
17 * Descriptor based DMA emulation
19 * Copyright (C) 1998-2004 Samuel Rydh (samuel@ibrium.se)
21 * Permission is hereby granted, free of charge, to any person obtaining a copy
22 * of this software and associated documentation files (the "Software"), to deal
23 * in the Software without restriction, including without limitation the rights
24 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
25 * copies of the Software, and to permit persons to whom the Software is
26 * furnished to do so, subject to the following conditions:
28 * The above copyright notice and this permission notice shall be included in
29 * all copies or substantial portions of the Software.
31 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
32 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
33 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
34 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
35 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
36 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
41 #include "mac_dbdma.h"
47 #define DBDMA_DPRINTF(fmt, ...) \
48 do { printf("DBDMA: " fmt , ## __VA_ARGS__); } while (0)
50 #define DBDMA_DPRINTF(fmt, ...)
57 * DBDMA control/status registers. All little-endian.
60 #define DBDMA_CONTROL 0x00
61 #define DBDMA_STATUS 0x01
62 #define DBDMA_CMDPTR_HI 0x02
63 #define DBDMA_CMDPTR_LO 0x03
64 #define DBDMA_INTR_SEL 0x04
65 #define DBDMA_BRANCH_SEL 0x05
66 #define DBDMA_WAIT_SEL 0x06
67 #define DBDMA_XFER_MODE 0x07
68 #define DBDMA_DATA2PTR_HI 0x08
69 #define DBDMA_DATA2PTR_LO 0x09
70 #define DBDMA_RES1 0x0A
71 #define DBDMA_ADDRESS_HI 0x0B
72 #define DBDMA_BRANCH_ADDR_HI 0x0C
73 #define DBDMA_RES2 0x0D
74 #define DBDMA_RES3 0x0E
75 #define DBDMA_RES4 0x0F
78 #define DBDMA_SIZE (DBDMA_REGS * sizeof(uint32_t))
80 #define DBDMA_CHANNEL_SHIFT 7
81 #define DBDMA_CHANNEL_SIZE (1 << DBDMA_CHANNEL_SHIFT)
83 #define DBDMA_CHANNELS (0x1000 >> DBDMA_CHANNEL_SHIFT)
85 /* Bits in control and status registers */
94 #define DEVSTAT 0x00ff
97 * DBDMA command structure. These fields are all little-endian!
100 typedef struct dbdma_cmd
{
101 uint16_t req_count
; /* requested byte transfer count */
102 uint16_t command
; /* command word (has bit-fields) */
103 uint32_t phy_addr
; /* physical data address */
104 uint32_t cmd_dep
; /* command-dependent field */
105 uint16_t res_count
; /* residual count after completion */
106 uint16_t xfer_status
; /* transfer status */
109 /* DBDMA command values in command field */
111 #define COMMAND_MASK 0xf000
112 #define OUTPUT_MORE 0x0000 /* transfer memory data to stream */
113 #define OUTPUT_LAST 0x1000 /* ditto followed by end marker */
114 #define INPUT_MORE 0x2000 /* transfer stream data to memory */
115 #define INPUT_LAST 0x3000 /* ditto, expect end marker */
116 #define STORE_WORD 0x4000 /* write word (4 bytes) to device reg */
117 #define LOAD_WORD 0x5000 /* read word (4 bytes) from device reg */
118 #define DBDMA_NOP 0x6000 /* do nothing */
119 #define DBDMA_STOP 0x7000 /* suspend processing */
121 /* Key values in command field */
123 #define KEY_MASK 0x0700
124 #define KEY_STREAM0 0x0000 /* usual data stream */
125 #define KEY_STREAM1 0x0100 /* control/status stream */
126 #define KEY_STREAM2 0x0200 /* device-dependent stream */
127 #define KEY_STREAM3 0x0300 /* device-dependent stream */
128 #define KEY_STREAM4 0x0400 /* reserved */
129 #define KEY_REGS 0x0500 /* device register space */
130 #define KEY_SYSTEM 0x0600 /* system memory-mapped space */
131 #define KEY_DEVICE 0x0700 /* device memory-mapped space */
133 /* Interrupt control values in command field */
135 #define INTR_MASK 0x0030
136 #define INTR_NEVER 0x0000 /* don't interrupt */
137 #define INTR_IFSET 0x0010 /* intr if condition bit is 1 */
138 #define INTR_IFCLR 0x0020 /* intr if condition bit is 0 */
139 #define INTR_ALWAYS 0x0030 /* always interrupt */
141 /* Branch control values in command field */
143 #define BR_MASK 0x000c
144 #define BR_NEVER 0x0000 /* don't branch */
145 #define BR_IFSET 0x0004 /* branch if condition bit is 1 */
146 #define BR_IFCLR 0x0008 /* branch if condition bit is 0 */
147 #define BR_ALWAYS 0x000c /* always branch */
149 /* Wait control values in command field */
151 #define WAIT_MASK 0x0003
152 #define WAIT_NEVER 0x0000 /* don't wait */
153 #define WAIT_IFSET 0x0001 /* wait if condition bit is 1 */
154 #define WAIT_IFCLR 0x0002 /* wait if condition bit is 0 */
155 #define WAIT_ALWAYS 0x0003 /* always wait */
157 typedef struct DBDMA_channel
{
159 uint32_t regs
[DBDMA_REGS
];
170 DBDMA_channel channels
[DBDMA_CHANNELS
];
174 static void dump_dbdma_cmd(dbdma_cmd
*cmd
)
176 printf("dbdma_cmd %p\n", cmd
);
177 printf(" req_count 0x%04x\n", le16_to_cpu(cmd
->req_count
));
178 printf(" command 0x%04x\n", le16_to_cpu(cmd
->command
));
179 printf(" phy_addr 0x%08x\n", le32_to_cpu(cmd
->phy_addr
));
180 printf(" cmd_dep 0x%08x\n", le32_to_cpu(cmd
->cmd_dep
));
181 printf(" res_count 0x%04x\n", le16_to_cpu(cmd
->res_count
));
182 printf(" xfer_status 0x%04x\n", le16_to_cpu(cmd
->xfer_status
));
185 static void dump_dbdma_cmd(dbdma_cmd
*cmd
)
189 static void dbdma_cmdptr_load(DBDMA_channel
*ch
)
191 DBDMA_DPRINTF("dbdma_cmdptr_load 0x%08x\n",
192 ch
->regs
[DBDMA_CMDPTR_LO
]);
193 cpu_physical_memory_read(ch
->regs
[DBDMA_CMDPTR_LO
],
194 (uint8_t*)&ch
->current
, sizeof(dbdma_cmd
));
197 static void dbdma_cmdptr_save(DBDMA_channel
*ch
)
199 DBDMA_DPRINTF("dbdma_cmdptr_save 0x%08x\n",
200 ch
->regs
[DBDMA_CMDPTR_LO
]);
201 DBDMA_DPRINTF("xfer_status 0x%08x res_count 0x%04x\n",
202 le16_to_cpu(ch
->current
.xfer_status
),
203 le16_to_cpu(ch
->current
.res_count
));
204 cpu_physical_memory_write(ch
->regs
[DBDMA_CMDPTR_LO
],
205 (uint8_t*)&ch
->current
, sizeof(dbdma_cmd
));
208 static void kill_channel(DBDMA_channel
*ch
)
210 DBDMA_DPRINTF("kill_channel\n");
212 ch
->regs
[DBDMA_STATUS
] |= DEAD
;
213 ch
->regs
[DBDMA_STATUS
] &= ~ACTIVE
;
215 qemu_irq_raise(ch
->irq
);
218 static void conditional_interrupt(DBDMA_channel
*ch
)
220 dbdma_cmd
*current
= &ch
->current
;
222 uint16_t sel_mask
, sel_value
;
226 DBDMA_DPRINTF("conditional_interrupt\n");
228 intr
= le16_to_cpu(current
->command
) & INTR_MASK
;
231 case INTR_NEVER
: /* don't interrupt */
233 case INTR_ALWAYS
: /* always interrupt */
234 qemu_irq_raise(ch
->irq
);
238 status
= ch
->regs
[DBDMA_STATUS
] & DEVSTAT
;
240 sel_mask
= (ch
->regs
[DBDMA_INTR_SEL
] >> 16) & 0x0f;
241 sel_value
= ch
->regs
[DBDMA_INTR_SEL
] & 0x0f;
243 cond
= (status
& sel_mask
) == (sel_value
& sel_mask
);
246 case INTR_IFSET
: /* intr if condition bit is 1 */
248 qemu_irq_raise(ch
->irq
);
250 case INTR_IFCLR
: /* intr if condition bit is 0 */
252 qemu_irq_raise(ch
->irq
);
257 static int conditional_wait(DBDMA_channel
*ch
)
259 dbdma_cmd
*current
= &ch
->current
;
261 uint16_t sel_mask
, sel_value
;
265 DBDMA_DPRINTF("conditional_wait\n");
267 wait
= le16_to_cpu(current
->command
) & WAIT_MASK
;
270 case WAIT_NEVER
: /* don't wait */
272 case WAIT_ALWAYS
: /* always wait */
276 status
= ch
->regs
[DBDMA_STATUS
] & DEVSTAT
;
278 sel_mask
= (ch
->regs
[DBDMA_WAIT_SEL
] >> 16) & 0x0f;
279 sel_value
= ch
->regs
[DBDMA_WAIT_SEL
] & 0x0f;
281 cond
= (status
& sel_mask
) == (sel_value
& sel_mask
);
284 case WAIT_IFSET
: /* wait if condition bit is 1 */
288 case WAIT_IFCLR
: /* wait if condition bit is 0 */
296 static void next(DBDMA_channel
*ch
)
300 ch
->regs
[DBDMA_STATUS
] &= ~BT
;
302 cp
= ch
->regs
[DBDMA_CMDPTR_LO
];
303 ch
->regs
[DBDMA_CMDPTR_LO
] = cp
+ sizeof(dbdma_cmd
);
304 dbdma_cmdptr_load(ch
);
307 static void branch(DBDMA_channel
*ch
)
309 dbdma_cmd
*current
= &ch
->current
;
311 ch
->regs
[DBDMA_CMDPTR_LO
] = current
->cmd_dep
;
312 ch
->regs
[DBDMA_STATUS
] |= BT
;
313 dbdma_cmdptr_load(ch
);
316 static void conditional_branch(DBDMA_channel
*ch
)
318 dbdma_cmd
*current
= &ch
->current
;
320 uint16_t sel_mask
, sel_value
;
324 DBDMA_DPRINTF("conditional_branch\n");
326 /* check if we must branch */
328 br
= le16_to_cpu(current
->command
) & BR_MASK
;
331 case BR_NEVER
: /* don't branch */
334 case BR_ALWAYS
: /* always branch */
339 status
= ch
->regs
[DBDMA_STATUS
] & DEVSTAT
;
341 sel_mask
= (ch
->regs
[DBDMA_BRANCH_SEL
] >> 16) & 0x0f;
342 sel_value
= ch
->regs
[DBDMA_BRANCH_SEL
] & 0x0f;
344 cond
= (status
& sel_mask
) == (sel_value
& sel_mask
);
347 case BR_IFSET
: /* branch if condition bit is 1 */
353 case BR_IFCLR
: /* branch if condition bit is 0 */
362 static QEMUBH
*dbdma_bh
;
363 static void channel_run(DBDMA_channel
*ch
);
365 static void dbdma_end(DBDMA_io
*io
)
367 DBDMA_channel
*ch
= io
->channel
;
368 dbdma_cmd
*current
= &ch
->current
;
370 if (conditional_wait(ch
))
373 current
->xfer_status
= cpu_to_le16(ch
->regs
[DBDMA_STATUS
]);
374 current
->res_count
= cpu_to_le16(io
->len
);
375 dbdma_cmdptr_save(ch
);
377 ch
->regs
[DBDMA_STATUS
] &= ~FLUSH
;
379 conditional_interrupt(ch
);
380 conditional_branch(ch
);
384 if ((ch
->regs
[DBDMA_STATUS
] & RUN
) &&
385 (ch
->regs
[DBDMA_STATUS
] & ACTIVE
))
389 static void start_output(DBDMA_channel
*ch
, int key
, uint32_t addr
,
390 uint16_t req_count
, int is_last
)
392 DBDMA_DPRINTF("start_output\n");
394 /* KEY_REGS, KEY_DEVICE and KEY_STREAM
395 * are not implemented in the mac-io chip
398 DBDMA_DPRINTF("addr 0x%x key 0x%x\n", addr
, key
);
399 if (!addr
|| key
> KEY_STREAM3
) {
405 ch
->io
.len
= req_count
;
406 ch
->io
.is_last
= is_last
;
407 ch
->io
.dma_end
= dbdma_end
;
408 ch
->io
.is_dma_out
= 1;
415 static void start_input(DBDMA_channel
*ch
, int key
, uint32_t addr
,
416 uint16_t req_count
, int is_last
)
418 DBDMA_DPRINTF("start_input\n");
420 /* KEY_REGS, KEY_DEVICE and KEY_STREAM
421 * are not implemented in the mac-io chip
424 if (!addr
|| key
> KEY_STREAM3
) {
430 ch
->io
.len
= req_count
;
431 ch
->io
.is_last
= is_last
;
432 ch
->io
.dma_end
= dbdma_end
;
433 ch
->io
.is_dma_out
= 0;
440 static void load_word(DBDMA_channel
*ch
, int key
, uint32_t addr
,
443 dbdma_cmd
*current
= &ch
->current
;
446 DBDMA_DPRINTF("load_word\n");
448 /* only implements KEY_SYSTEM */
450 if (key
!= KEY_SYSTEM
) {
451 printf("DBDMA: LOAD_WORD, unimplemented key %x\n", key
);
456 cpu_physical_memory_read(addr
, (uint8_t*)&val
, len
);
459 val
= (val
<< 16) | (current
->cmd_dep
& 0x0000ffff);
461 val
= (val
<< 24) | (current
->cmd_dep
& 0x00ffffff);
463 current
->cmd_dep
= val
;
465 if (conditional_wait(ch
))
468 current
->xfer_status
= cpu_to_le16(ch
->regs
[DBDMA_STATUS
]);
469 dbdma_cmdptr_save(ch
);
470 ch
->regs
[DBDMA_STATUS
] &= ~FLUSH
;
472 conditional_interrupt(ch
);
476 qemu_bh_schedule(dbdma_bh
);
479 static void store_word(DBDMA_channel
*ch
, int key
, uint32_t addr
,
482 dbdma_cmd
*current
= &ch
->current
;
485 DBDMA_DPRINTF("store_word\n");
487 /* only implements KEY_SYSTEM */
489 if (key
!= KEY_SYSTEM
) {
490 printf("DBDMA: STORE_WORD, unimplemented key %x\n", key
);
495 val
= current
->cmd_dep
;
501 cpu_physical_memory_write(addr
, (uint8_t*)&val
, len
);
503 if (conditional_wait(ch
))
506 current
->xfer_status
= cpu_to_le16(ch
->regs
[DBDMA_STATUS
]);
507 dbdma_cmdptr_save(ch
);
508 ch
->regs
[DBDMA_STATUS
] &= ~FLUSH
;
510 conditional_interrupt(ch
);
514 qemu_bh_schedule(dbdma_bh
);
517 static void nop(DBDMA_channel
*ch
)
519 dbdma_cmd
*current
= &ch
->current
;
521 if (conditional_wait(ch
))
524 current
->xfer_status
= cpu_to_le16(ch
->regs
[DBDMA_STATUS
]);
525 dbdma_cmdptr_save(ch
);
527 conditional_interrupt(ch
);
528 conditional_branch(ch
);
531 qemu_bh_schedule(dbdma_bh
);
534 static void stop(DBDMA_channel
*ch
)
536 ch
->regs
[DBDMA_STATUS
] &= ~(ACTIVE
|DEAD
|FLUSH
);
538 /* the stop command does not increment command pointer */
541 static void channel_run(DBDMA_channel
*ch
)
543 dbdma_cmd
*current
= &ch
->current
;
548 DBDMA_DPRINTF("channel_run\n");
549 dump_dbdma_cmd(current
);
551 /* clear WAKE flag at command fetch */
553 ch
->regs
[DBDMA_STATUS
] &= ~WAKE
;
555 cmd
= le16_to_cpu(current
->command
) & COMMAND_MASK
;
567 key
= le16_to_cpu(current
->command
) & 0x0700;
568 req_count
= le16_to_cpu(current
->req_count
);
569 phy_addr
= le32_to_cpu(current
->phy_addr
);
571 if (key
== KEY_STREAM4
) {
572 printf("command %x, invalid key 4\n", cmd
);
579 start_output(ch
, key
, phy_addr
, req_count
, 0);
583 start_output(ch
, key
, phy_addr
, req_count
, 1);
587 start_input(ch
, key
, phy_addr
, req_count
, 0);
591 start_input(ch
, key
, phy_addr
, req_count
, 1);
595 if (key
< KEY_REGS
) {
596 printf("command %x, invalid key %x\n", cmd
, key
);
600 /* for LOAD_WORD and STORE_WORD, req_count is on 3 bits
601 * and BRANCH is invalid
604 req_count
= req_count
& 0x0007;
605 if (req_count
& 0x4) {
608 } else if (req_count
& 0x2) {
616 load_word(ch
, key
, phy_addr
, req_count
);
620 store_word(ch
, key
, phy_addr
, req_count
);
625 static void DBDMA_run(DBDMAState
*s
)
629 for (channel
= 0; channel
< DBDMA_CHANNELS
; channel
++) {
630 DBDMA_channel
*ch
= &s
->channels
[channel
];
631 uint32_t status
= ch
->regs
[DBDMA_STATUS
];
632 if (!ch
->processing
&& (status
& RUN
) && (status
& ACTIVE
)) {
638 static void DBDMA_run_bh(void *opaque
)
640 DBDMAState
*s
= opaque
;
642 DBDMA_DPRINTF("DBDMA_run_bh\n");
647 void DBDMA_register_channel(void *dbdma
, int nchan
, qemu_irq irq
,
648 DBDMA_rw rw
, DBDMA_flush flush
,
651 DBDMAState
*s
= dbdma
;
652 DBDMA_channel
*ch
= &s
->channels
[nchan
];
654 DBDMA_DPRINTF("DBDMA_register_channel 0x%x\n", nchan
);
660 ch
->io
.opaque
= opaque
;
665 dbdma_control_write(DBDMA_channel
*ch
)
667 uint16_t mask
, value
;
670 mask
= (ch
->regs
[DBDMA_CONTROL
] >> 16) & 0xffff;
671 value
= ch
->regs
[DBDMA_CONTROL
] & 0xffff;
673 value
&= (RUN
| PAUSE
| FLUSH
| WAKE
| DEVSTAT
);
675 status
= ch
->regs
[DBDMA_STATUS
];
677 status
= (value
& mask
) | (status
& ~mask
);
687 if ((ch
->regs
[DBDMA_STATUS
] & RUN
) && !(status
& RUN
)) {
689 status
&= ~(ACTIVE
|DEAD
);
692 DBDMA_DPRINTF(" status 0x%08x\n", status
);
694 ch
->regs
[DBDMA_STATUS
] = status
;
697 qemu_bh_schedule(dbdma_bh
);
698 if ((status
& FLUSH
) && ch
->flush
)
702 static void dbdma_write(void *opaque
, target_phys_addr_t addr
,
703 uint64_t value
, unsigned size
)
705 int channel
= addr
>> DBDMA_CHANNEL_SHIFT
;
706 DBDMAState
*s
= opaque
;
707 DBDMA_channel
*ch
= &s
->channels
[channel
];
708 int reg
= (addr
- (channel
<< DBDMA_CHANNEL_SHIFT
)) >> 2;
710 DBDMA_DPRINTF("writel 0x" TARGET_FMT_plx
" <= 0x%08x\n", addr
, value
);
711 DBDMA_DPRINTF("channel 0x%x reg 0x%x\n",
712 (uint32_t)addr
>> DBDMA_CHANNEL_SHIFT
, reg
);
714 /* cmdptr cannot be modified if channel is RUN or ACTIVE */
716 if (reg
== DBDMA_CMDPTR_LO
&&
717 (ch
->regs
[DBDMA_STATUS
] & (RUN
| ACTIVE
)))
720 ch
->regs
[reg
] = value
;
724 dbdma_control_write(ch
);
726 case DBDMA_CMDPTR_LO
:
727 /* 16-byte aligned */
728 ch
->regs
[DBDMA_CMDPTR_LO
] &= ~0xf;
729 dbdma_cmdptr_load(ch
);
733 case DBDMA_BRANCH_SEL
:
737 case DBDMA_XFER_MODE
:
738 case DBDMA_CMDPTR_HI
:
739 case DBDMA_DATA2PTR_HI
:
740 case DBDMA_DATA2PTR_LO
:
741 case DBDMA_ADDRESS_HI
:
742 case DBDMA_BRANCH_ADDR_HI
:
752 static uint64_t dbdma_read(void *opaque
, target_phys_addr_t addr
,
756 int channel
= addr
>> DBDMA_CHANNEL_SHIFT
;
757 DBDMAState
*s
= opaque
;
758 DBDMA_channel
*ch
= &s
->channels
[channel
];
759 int reg
= (addr
- (channel
<< DBDMA_CHANNEL_SHIFT
)) >> 2;
761 value
= ch
->regs
[reg
];
763 DBDMA_DPRINTF("readl 0x" TARGET_FMT_plx
" => 0x%08x\n", addr
, value
);
764 DBDMA_DPRINTF("channel 0x%x reg 0x%x\n",
765 (uint32_t)addr
>> DBDMA_CHANNEL_SHIFT
, reg
);
772 case DBDMA_CMDPTR_LO
:
774 case DBDMA_BRANCH_SEL
:
778 case DBDMA_XFER_MODE
:
779 case DBDMA_CMDPTR_HI
:
780 case DBDMA_DATA2PTR_HI
:
781 case DBDMA_DATA2PTR_LO
:
782 case DBDMA_ADDRESS_HI
:
783 case DBDMA_BRANCH_ADDR_HI
:
798 static const MemoryRegionOps dbdma_ops
= {
800 .write
= dbdma_write
,
801 .endianness
= DEVICE_LITTLE_ENDIAN
,
803 .min_access_size
= 4,
804 .max_access_size
= 4,
808 static const VMStateDescription vmstate_dbdma_channel
= {
809 .name
= "dbdma_channel",
811 .minimum_version_id
= 0,
812 .minimum_version_id_old
= 0,
813 .fields
= (VMStateField
[]) {
814 VMSTATE_UINT32_ARRAY(regs
, struct DBDMA_channel
, DBDMA_REGS
),
815 VMSTATE_END_OF_LIST()
819 static const VMStateDescription vmstate_dbdma
= {
822 .minimum_version_id
= 2,
823 .minimum_version_id_old
= 2,
824 .fields
= (VMStateField
[]) {
825 VMSTATE_STRUCT_ARRAY(channels
, DBDMAState
, DBDMA_CHANNELS
, 1,
826 vmstate_dbdma_channel
, DBDMA_channel
),
827 VMSTATE_END_OF_LIST()
831 static void dbdma_reset(void *opaque
)
833 DBDMAState
*s
= opaque
;
836 for (i
= 0; i
< DBDMA_CHANNELS
; i
++)
837 memset(s
->channels
[i
].regs
, 0, DBDMA_SIZE
);
840 void* DBDMA_init (MemoryRegion
**dbdma_mem
)
844 s
= g_malloc0(sizeof(DBDMAState
));
846 memory_region_init_io(&s
->mem
, &dbdma_ops
, s
, "dbdma", 0x1000);
847 *dbdma_mem
= &s
->mem
;
848 vmstate_register(NULL
, -1, &vmstate_dbdma
, s
);
849 qemu_register_reset(dbdma_reset
, s
);
851 dbdma_bh
= qemu_bh_new(DBDMA_run_bh
, s
);