2 * LatticeMico32 helper routines.
4 * Copyright (c) 2010 Michael Walle <michael@walle.cc>
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
27 #include "host-utils.h"
29 int cpu_lm32_handle_mmu_fault(CPUState
*env
, target_ulong address
, int rw
,
30 int mmu_idx
, int is_softmmu
)
34 address
&= TARGET_PAGE_MASK
;
36 if (env
->flags
& LM32_FLAG_IGNORE_MSB
) {
37 tlb_set_page(env
, address
, address
& 0x7fffffff, prot
, mmu_idx
,
40 tlb_set_page(env
, address
, address
, prot
, mmu_idx
, TARGET_PAGE_SIZE
);
46 target_phys_addr_t
cpu_get_phys_page_debug(CPUState
*env
, target_ulong addr
)
48 return addr
& TARGET_PAGE_MASK
;
51 void do_interrupt(CPUState
*env
)
53 qemu_log_mask(CPU_LOG_INT
,
54 "exception at pc=%x type=%x\n", env
->pc
, env
->exception_index
);
56 switch (env
->exception_index
) {
57 case EXCP_INSN_BUS_ERROR
:
58 case EXCP_DATA_BUS_ERROR
:
59 case EXCP_DIVIDE_BY_ZERO
:
62 /* non-debug exceptions */
63 env
->regs
[R_EA
] = env
->pc
;
64 env
->ie
|= (env
->ie
& IE_IE
) ? IE_EIE
: 0;
66 if (env
->dc
& DC_RE
) {
67 env
->pc
= env
->deba
+ (env
->exception_index
* 32);
69 env
->pc
= env
->eba
+ (env
->exception_index
* 32);
71 log_cpu_state_mask(CPU_LOG_INT
, env
, 0);
75 /* debug exceptions */
76 env
->regs
[R_BA
] = env
->pc
;
77 env
->ie
|= (env
->ie
& IE_IE
) ? IE_BIE
: 0;
79 if (env
->dc
& DC_RE
) {
80 env
->pc
= env
->deba
+ (env
->exception_index
* 32);
82 env
->pc
= env
->eba
+ (env
->exception_index
* 32);
84 log_cpu_state_mask(CPU_LOG_INT
, env
, 0);
87 cpu_abort(env
, "unhandled exception type=%d\n",
88 env
->exception_index
);
96 uint8_t num_interrupts
;
97 uint8_t num_breakpoints
;
98 uint8_t num_watchpoints
;
102 static const LM32Def lm32_defs
[] = {
104 .name
= "lm32-basic",
106 .num_interrupts
= 32,
107 .num_breakpoints
= 4,
108 .num_watchpoints
= 4,
109 .features
= (LM32_FEATURE_SHIFT
110 | LM32_FEATURE_SIGN_EXTEND
111 | LM32_FEATURE_CYCLE_COUNT
),
114 .name
= "lm32-standard",
116 .num_interrupts
= 32,
117 .num_breakpoints
= 4,
118 .num_watchpoints
= 4,
119 .features
= (LM32_FEATURE_MULTIPLY
120 | LM32_FEATURE_DIVIDE
122 | LM32_FEATURE_SIGN_EXTEND
123 | LM32_FEATURE_I_CACHE
124 | LM32_FEATURE_CYCLE_COUNT
),
129 .num_interrupts
= 32,
130 .num_breakpoints
= 4,
131 .num_watchpoints
= 4,
132 .features
= (LM32_FEATURE_MULTIPLY
133 | LM32_FEATURE_DIVIDE
135 | LM32_FEATURE_SIGN_EXTEND
136 | LM32_FEATURE_I_CACHE
137 | LM32_FEATURE_D_CACHE
138 | LM32_FEATURE_CYCLE_COUNT
),
142 void cpu_lm32_list(FILE *f
, fprintf_function cpu_fprintf
)
146 cpu_fprintf(f
, "Available CPUs:\n");
147 for (i
= 0; i
< ARRAY_SIZE(lm32_defs
); i
++) {
148 cpu_fprintf(f
, " %s\n", lm32_defs
[i
].name
);
152 static const LM32Def
*cpu_lm32_find_by_name(const char *name
)
156 for (i
= 0; i
< ARRAY_SIZE(lm32_defs
); i
++) {
157 if (strcasecmp(name
, lm32_defs
[i
].name
) == 0) {
158 return &lm32_defs
[i
];
165 static uint32_t cfg_by_def(const LM32Def
*def
)
169 if (def
->features
& LM32_FEATURE_MULTIPLY
) {
173 if (def
->features
& LM32_FEATURE_DIVIDE
) {
177 if (def
->features
& LM32_FEATURE_SHIFT
) {
181 if (def
->features
& LM32_FEATURE_SIGN_EXTEND
) {
185 if (def
->features
& LM32_FEATURE_I_CACHE
) {
189 if (def
->features
& LM32_FEATURE_D_CACHE
) {
193 if (def
->features
& LM32_FEATURE_CYCLE_COUNT
) {
197 cfg
|= (def
->num_interrupts
<< CFG_INT_SHIFT
);
198 cfg
|= (def
->num_breakpoints
<< CFG_BP_SHIFT
);
199 cfg
|= (def
->num_watchpoints
<< CFG_WP_SHIFT
);
200 cfg
|= (def
->revision
<< CFG_REV_SHIFT
);
205 CPUState
*cpu_lm32_init(const char *cpu_model
)
209 static int tcg_initialized
;
211 def
= cpu_lm32_find_by_name(cpu_model
);
216 env
= qemu_mallocz(sizeof(CPUState
));
218 env
->features
= def
->features
;
219 env
->num_bps
= def
->num_breakpoints
;
220 env
->num_wps
= def
->num_watchpoints
;
221 env
->cfg
= cfg_by_def(def
);
227 if (!tcg_initialized
) {
229 lm32_translate_init();
235 /* Some soc ignores the MSB on the address bus. Thus creating a shadow memory
236 * area. As a general rule, 0x00000000-0x7fffffff is cached, whereas
237 * 0x80000000-0xffffffff is not cached and used to access IO devices. */
238 void cpu_lm32_set_phys_msb_ignore(CPUState
*env
, int value
)
241 env
->flags
|= LM32_FLAG_IGNORE_MSB
;
243 env
->flags
&= ~LM32_FLAG_IGNORE_MSB
;
247 void cpu_reset(CPUState
*env
)
249 if (qemu_loglevel_mask(CPU_LOG_RESET
)) {
250 qemu_log("CPU Reset (CPU %d)\n", env
->cpu_index
);
251 log_cpu_state(env
, 0);
256 /* reset cpu state */
257 memset(env
, 0, offsetof(CPULM32State
, breakpoints
));