numa: equally distribute memory on nodes
[qemu/ar7.git] / hw / i386 / pc_q35.c
blob66303a78cff85245084eeae1a55ac2be81d6b915
1 /*
2 * Q35 chipset based pc system emulator
4 * Copyright (c) 2003-2004 Fabrice Bellard
5 * Copyright (c) 2009, 2010
6 * Isaku Yamahata <yamahata at valinux co jp>
7 * VA Linux Systems Japan K.K.
8 * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
10 * This is based on pc.c, but heavily modified.
12 * Permission is hereby granted, free of charge, to any person obtaining a copy
13 * of this software and associated documentation files (the "Software"), to deal
14 * in the Software without restriction, including without limitation the rights
15 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
16 * copies of the Software, and to permit persons to whom the Software is
17 * furnished to do so, subject to the following conditions:
19 * The above copyright notice and this permission notice shall be included in
20 * all copies or substantial portions of the Software.
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
27 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28 * THE SOFTWARE.
30 #include "qemu/osdep.h"
31 #include "hw/hw.h"
32 #include "hw/loader.h"
33 #include "sysemu/arch_init.h"
34 #include "hw/i2c/smbus.h"
35 #include "hw/boards.h"
36 #include "hw/timer/mc146818rtc.h"
37 #include "hw/xen/xen.h"
38 #include "sysemu/kvm.h"
39 #include "hw/kvm/clock.h"
40 #include "hw/pci-host/q35.h"
41 #include "exec/address-spaces.h"
42 #include "hw/i386/pc.h"
43 #include "hw/i386/ich9.h"
44 #include "hw/smbios/smbios.h"
45 #include "hw/ide/pci.h"
46 #include "hw/ide/ahci.h"
47 #include "hw/usb.h"
48 #include "qemu/error-report.h"
49 #include "migration/migration.h"
50 #include "sysemu/numa.h"
52 /* ICH9 AHCI has 6 ports */
53 #define MAX_SATA_PORTS 6
55 /* PC hardware initialisation */
56 static void pc_q35_init(MachineState *machine)
58 PCMachineState *pcms = PC_MACHINE(machine);
59 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
60 Q35PCIHost *q35_host;
61 PCIHostState *phb;
62 PCIBus *host_bus;
63 PCIDevice *lpc;
64 DeviceState *lpc_dev;
65 BusState *idebus[MAX_SATA_PORTS];
66 ISADevice *rtc_state;
67 MemoryRegion *system_io = get_system_io();
68 MemoryRegion *pci_memory;
69 MemoryRegion *rom_memory;
70 MemoryRegion *ram_memory;
71 GSIState *gsi_state;
72 ISABus *isa_bus;
73 qemu_irq *i8259;
74 int i;
75 ICH9LPCState *ich9_lpc;
76 PCIDevice *ahci;
77 ram_addr_t lowmem;
78 DriveInfo *hd[MAX_SATA_PORTS];
79 MachineClass *mc = MACHINE_GET_CLASS(machine);
81 /* Check whether RAM fits below 4G (leaving 1/2 GByte for IO memory
82 * and 256 Mbytes for PCI Express Enhanced Configuration Access Mapping
83 * also known as MMCFG).
84 * If it doesn't, we need to split it in chunks below and above 4G.
85 * In any case, try to make sure that guest addresses aligned at
86 * 1G boundaries get mapped to host addresses aligned at 1G boundaries.
88 if (machine->ram_size >= 0xb0000000) {
89 lowmem = 0x80000000;
90 } else {
91 lowmem = 0xb0000000;
94 /* Handle the machine opt max-ram-below-4g. It is basically doing
95 * min(qemu limit, user limit).
97 if (!pcms->max_ram_below_4g) {
98 pcms->max_ram_below_4g = 1ULL << 32; /* default: 4G */;
100 if (lowmem > pcms->max_ram_below_4g) {
101 lowmem = pcms->max_ram_below_4g;
102 if (machine->ram_size - lowmem > lowmem &&
103 lowmem & ((1ULL << 30) - 1)) {
104 error_report("Warning: Large machine and max_ram_below_4g(%"PRIu64
105 ") not a multiple of 1G; possible bad performance.",
106 pcms->max_ram_below_4g);
110 if (machine->ram_size >= lowmem) {
111 pcms->above_4g_mem_size = machine->ram_size - lowmem;
112 pcms->below_4g_mem_size = lowmem;
113 } else {
114 pcms->above_4g_mem_size = 0;
115 pcms->below_4g_mem_size = machine->ram_size;
118 if (xen_enabled()) {
119 xen_hvm_init(pcms, &ram_memory);
122 pc_cpus_init(pcms);
124 kvmclock_create();
126 /* pci enabled */
127 if (pcmc->pci_enabled) {
128 pci_memory = g_new(MemoryRegion, 1);
129 memory_region_init(pci_memory, NULL, "pci", UINT64_MAX);
130 rom_memory = pci_memory;
131 } else {
132 pci_memory = NULL;
133 rom_memory = get_system_memory();
136 pc_guest_info_init(pcms);
138 if (pcmc->smbios_defaults) {
139 /* These values are guest ABI, do not change */
140 smbios_set_defaults("QEMU", "Standard PC (Q35 + ICH9, 2009)",
141 mc->name, pcmc->smbios_legacy_mode,
142 pcmc->smbios_uuid_encoded,
143 SMBIOS_ENTRY_POINT_21);
146 /* allocate ram and load rom/bios */
147 if (!xen_enabled()) {
148 pc_memory_init(pcms, get_system_memory(),
149 rom_memory, &ram_memory);
152 /* irq lines */
153 gsi_state = g_malloc0(sizeof(*gsi_state));
154 if (kvm_ioapic_in_kernel()) {
155 kvm_pc_setup_irq_routing(pcmc->pci_enabled);
156 pcms->gsi = qemu_allocate_irqs(kvm_pc_gsi_handler, gsi_state,
157 GSI_NUM_PINS);
158 } else {
159 pcms->gsi = qemu_allocate_irqs(gsi_handler, gsi_state, GSI_NUM_PINS);
162 /* create pci host bus */
163 q35_host = Q35_HOST_DEVICE(qdev_create(NULL, TYPE_Q35_HOST_DEVICE));
165 object_property_add_child(qdev_get_machine(), "q35", OBJECT(q35_host), NULL);
166 object_property_set_link(OBJECT(q35_host), OBJECT(ram_memory),
167 MCH_HOST_PROP_RAM_MEM, NULL);
168 object_property_set_link(OBJECT(q35_host), OBJECT(pci_memory),
169 MCH_HOST_PROP_PCI_MEM, NULL);
170 object_property_set_link(OBJECT(q35_host), OBJECT(get_system_memory()),
171 MCH_HOST_PROP_SYSTEM_MEM, NULL);
172 object_property_set_link(OBJECT(q35_host), OBJECT(system_io),
173 MCH_HOST_PROP_IO_MEM, NULL);
174 object_property_set_int(OBJECT(q35_host), pcms->below_4g_mem_size,
175 PCI_HOST_BELOW_4G_MEM_SIZE, NULL);
176 object_property_set_int(OBJECT(q35_host), pcms->above_4g_mem_size,
177 PCI_HOST_ABOVE_4G_MEM_SIZE, NULL);
178 /* pci */
179 qdev_init_nofail(DEVICE(q35_host));
180 phb = PCI_HOST_BRIDGE(q35_host);
181 host_bus = phb->bus;
182 /* create ISA bus */
183 lpc = pci_create_simple_multifunction(host_bus, PCI_DEVFN(ICH9_LPC_DEV,
184 ICH9_LPC_FUNC), true,
185 TYPE_ICH9_LPC_DEVICE);
187 object_property_add_link(OBJECT(machine), PC_MACHINE_ACPI_DEVICE_PROP,
188 TYPE_HOTPLUG_HANDLER,
189 (Object **)&pcms->acpi_dev,
190 object_property_allow_set_link,
191 OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
192 object_property_set_link(OBJECT(machine), OBJECT(lpc),
193 PC_MACHINE_ACPI_DEVICE_PROP, &error_abort);
195 ich9_lpc = ICH9_LPC_DEVICE(lpc);
196 lpc_dev = DEVICE(lpc);
197 for (i = 0; i < GSI_NUM_PINS; i++) {
198 qdev_connect_gpio_out_named(lpc_dev, ICH9_GPIO_GSI, i, pcms->gsi[i]);
200 pci_bus_irqs(host_bus, ich9_lpc_set_irq, ich9_lpc_map_irq, ich9_lpc,
201 ICH9_LPC_NB_PIRQS);
202 pci_bus_set_route_irq_fn(host_bus, ich9_route_intx_pin_to_irq);
203 isa_bus = ich9_lpc->isa_bus;
205 if (kvm_pic_in_kernel()) {
206 i8259 = kvm_i8259_init(isa_bus);
207 } else if (xen_enabled()) {
208 i8259 = xen_interrupt_controller_init();
209 } else {
210 i8259 = i8259_init(isa_bus, pc_allocate_cpu_irq());
213 for (i = 0; i < ISA_NUM_IRQS; i++) {
214 gsi_state->i8259_irq[i] = i8259[i];
216 g_free(i8259);
218 if (pcmc->pci_enabled) {
219 ioapic_init_gsi(gsi_state, "q35");
222 pc_register_ferr_irq(pcms->gsi[13]);
224 assert(pcms->vmport != ON_OFF_AUTO__MAX);
225 if (pcms->vmport == ON_OFF_AUTO_AUTO) {
226 pcms->vmport = xen_enabled() ? ON_OFF_AUTO_OFF : ON_OFF_AUTO_ON;
229 /* init basic PC hardware */
230 pc_basic_device_init(isa_bus, pcms->gsi, &rtc_state, !mc->no_floppy,
231 (pcms->vmport != ON_OFF_AUTO_ON), pcms->pit,
232 0xff0104);
234 /* connect pm stuff to lpc */
235 ich9_lpc_pm_init(lpc, pc_machine_is_smm_enabled(pcms));
237 if (pcms->sata) {
238 /* ahci and SATA device, for q35 1 ahci controller is built-in */
239 ahci = pci_create_simple_multifunction(host_bus,
240 PCI_DEVFN(ICH9_SATA1_DEV,
241 ICH9_SATA1_FUNC),
242 true, "ich9-ahci");
243 idebus[0] = qdev_get_child_bus(&ahci->qdev, "ide.0");
244 idebus[1] = qdev_get_child_bus(&ahci->qdev, "ide.1");
245 g_assert(MAX_SATA_PORTS == ICH_AHCI(ahci)->ahci.ports);
246 ide_drive_get(hd, ICH_AHCI(ahci)->ahci.ports);
247 ahci_ide_create_devs(ahci, hd);
248 } else {
249 idebus[0] = idebus[1] = NULL;
252 if (machine_usb(machine)) {
253 /* Should we create 6 UHCI according to ich9 spec? */
254 ehci_create_ich9_with_companions(host_bus, 0x1d);
257 if (pcms->smbus) {
258 /* TODO: Populate SPD eeprom data. */
259 smbus_eeprom_init(ich9_smb_init(host_bus,
260 PCI_DEVFN(ICH9_SMB_DEV, ICH9_SMB_FUNC),
261 0xb100),
262 8, NULL, 0);
265 pc_cmos_init(pcms, idebus[0], idebus[1], rtc_state);
267 /* the rest devices to which pci devfn is automatically assigned */
268 pc_vga_init(isa_bus, host_bus);
269 pc_nic_init(isa_bus, host_bus);
270 if (pcmc->pci_enabled) {
271 pc_pci_device_init(host_bus);
274 if (pcms->acpi_nvdimm_state.is_enabled) {
275 nvdimm_init_acpi_state(&pcms->acpi_nvdimm_state, system_io,
276 pcms->fw_cfg, OBJECT(pcms));
280 #define DEFINE_Q35_MACHINE(suffix, name, compatfn, optionfn) \
281 static void pc_init_##suffix(MachineState *machine) \
283 void (*compat)(MachineState *m) = (compatfn); \
284 if (compat) { \
285 compat(machine); \
287 pc_q35_init(machine); \
289 DEFINE_PC_MACHINE(suffix, name, pc_init_##suffix, optionfn)
292 static void pc_q35_machine_options(MachineClass *m)
294 m->family = "pc_q35";
295 m->desc = "Standard PC (Q35 + ICH9, 2009)";
296 m->hot_add_cpu = pc_hot_add_cpu;
297 m->units_per_default_bus = 1;
298 m->default_machine_opts = "firmware=bios-256k.bin";
299 m->default_display = "std";
300 m->no_floppy = 1;
301 m->has_dynamic_sysbus = true;
302 m->max_cpus = 288;
305 static void pc_q35_2_9_machine_options(MachineClass *m)
307 pc_q35_machine_options(m);
308 m->alias = "q35";
309 m->numa_auto_assign_ram = numa_legacy_auto_assign_ram;
312 DEFINE_Q35_MACHINE(v2_9, "pc-q35-2.9", NULL,
313 pc_q35_2_9_machine_options);
315 static void pc_q35_2_8_machine_options(MachineClass *m)
317 pc_q35_2_9_machine_options(m);
318 m->alias = NULL;
319 SET_MACHINE_COMPAT(m, PC_COMPAT_2_8);
322 DEFINE_Q35_MACHINE(v2_8, "pc-q35-2.8", NULL,
323 pc_q35_2_8_machine_options);
325 static void pc_q35_2_7_machine_options(MachineClass *m)
327 pc_q35_2_8_machine_options(m);
328 m->max_cpus = 255;
329 SET_MACHINE_COMPAT(m, PC_COMPAT_2_7);
332 DEFINE_Q35_MACHINE(v2_7, "pc-q35-2.7", NULL,
333 pc_q35_2_7_machine_options);
335 static void pc_q35_2_6_machine_options(MachineClass *m)
337 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
338 pc_q35_2_7_machine_options(m);
339 pcmc->legacy_cpu_hotplug = true;
340 SET_MACHINE_COMPAT(m, PC_COMPAT_2_6);
343 DEFINE_Q35_MACHINE(v2_6, "pc-q35-2.6", NULL,
344 pc_q35_2_6_machine_options);
346 static void pc_q35_2_5_machine_options(MachineClass *m)
348 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
349 pc_q35_2_6_machine_options(m);
350 pcmc->save_tsc_khz = false;
351 m->legacy_fw_cfg_order = 1;
352 SET_MACHINE_COMPAT(m, PC_COMPAT_2_5);
355 DEFINE_Q35_MACHINE(v2_5, "pc-q35-2.5", NULL,
356 pc_q35_2_5_machine_options);
358 static void pc_q35_2_4_machine_options(MachineClass *m)
360 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
361 pc_q35_2_5_machine_options(m);
362 m->hw_version = "2.4.0";
363 pcmc->broken_reserved_end = true;
364 SET_MACHINE_COMPAT(m, PC_COMPAT_2_4);
367 DEFINE_Q35_MACHINE(v2_4, "pc-q35-2.4", NULL,
368 pc_q35_2_4_machine_options);