4 * Copyright (c) 2012-2014 SUSE LINUX Products GmbH
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see
18 * <http://www.gnu.org/licenses/gpl-2.0.html>
21 #include "qemu/osdep.h"
22 #include "qapi/error.h"
23 #include "qemu-common.h"
25 #include "sysemu/hw_accel.h"
26 #include "qemu/notify.h"
29 #include "exec/cpu-common.h"
30 #include "qemu/error-report.h"
31 #include "sysemu/sysemu.h"
32 #include "hw/boards.h"
33 #include "hw/qdev-properties.h"
34 #include "trace-root.h"
36 CPUInterruptHandler cpu_interrupt_handler
;
38 CPUState
*cpu_by_arch_id(int64_t id
)
43 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
45 if (cc
->get_arch_id(cpu
) == id
) {
52 bool cpu_exists(int64_t id
)
54 return !!cpu_by_arch_id(id
);
57 CPUState
*cpu_generic_init(const char *typename
, const char *cpu_model
)
65 model_pieces
= g_strsplit(cpu_model
, ",", 2);
67 oc
= cpu_class_by_name(typename
, model_pieces
[0]);
69 g_strfreev(model_pieces
);
74 /* TODO: all callers of cpu_generic_init() need to be converted to
75 * call parse_features() only once, before calling cpu_generic_init().
77 cc
->parse_features(object_class_get_name(oc
), model_pieces
[1], &err
);
78 g_strfreev(model_pieces
);
83 cpu
= CPU(object_new(object_class_get_name(oc
)));
84 object_property_set_bool(OBJECT(cpu
), true, "realized", &err
);
88 error_report_err(err
);
89 object_unref(OBJECT(cpu
));
96 bool cpu_paging_enabled(const CPUState
*cpu
)
98 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
100 return cc
->get_paging_enabled(cpu
);
103 static bool cpu_common_get_paging_enabled(const CPUState
*cpu
)
108 void cpu_get_memory_mapping(CPUState
*cpu
, MemoryMappingList
*list
,
111 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
113 cc
->get_memory_mapping(cpu
, list
, errp
);
116 static void cpu_common_get_memory_mapping(CPUState
*cpu
,
117 MemoryMappingList
*list
,
120 error_setg(errp
, "Obtaining memory mappings is unsupported on this CPU.");
123 /* Resetting the IRQ comes from across the code base so we take the
124 * BQL here if we need to. cpu_interrupt assumes it is held.*/
125 void cpu_reset_interrupt(CPUState
*cpu
, int mask
)
127 bool need_lock
= !qemu_mutex_iothread_locked();
130 qemu_mutex_lock_iothread();
132 cpu
->interrupt_request
&= ~mask
;
134 qemu_mutex_unlock_iothread();
138 void cpu_exit(CPUState
*cpu
)
140 atomic_set(&cpu
->exit_request
, 1);
141 /* Ensure cpu_exec will see the exit request after TCG has exited. */
143 atomic_set(&cpu
->icount_decr
.u16
.high
, -1);
146 int cpu_write_elf32_qemunote(WriteCoreDumpFunction f
, CPUState
*cpu
,
149 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
151 return (*cc
->write_elf32_qemunote
)(f
, cpu
, opaque
);
154 static int cpu_common_write_elf32_qemunote(WriteCoreDumpFunction f
,
155 CPUState
*cpu
, void *opaque
)
160 int cpu_write_elf32_note(WriteCoreDumpFunction f
, CPUState
*cpu
,
161 int cpuid
, void *opaque
)
163 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
165 return (*cc
->write_elf32_note
)(f
, cpu
, cpuid
, opaque
);
168 static int cpu_common_write_elf32_note(WriteCoreDumpFunction f
,
169 CPUState
*cpu
, int cpuid
,
175 int cpu_write_elf64_qemunote(WriteCoreDumpFunction f
, CPUState
*cpu
,
178 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
180 return (*cc
->write_elf64_qemunote
)(f
, cpu
, opaque
);
183 static int cpu_common_write_elf64_qemunote(WriteCoreDumpFunction f
,
184 CPUState
*cpu
, void *opaque
)
189 int cpu_write_elf64_note(WriteCoreDumpFunction f
, CPUState
*cpu
,
190 int cpuid
, void *opaque
)
192 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
194 return (*cc
->write_elf64_note
)(f
, cpu
, cpuid
, opaque
);
197 static int cpu_common_write_elf64_note(WriteCoreDumpFunction f
,
198 CPUState
*cpu
, int cpuid
,
205 static int cpu_common_gdb_read_register(CPUState
*cpu
, uint8_t *buf
, int reg
)
210 static int cpu_common_gdb_write_register(CPUState
*cpu
, uint8_t *buf
, int reg
)
215 static bool cpu_common_debug_check_watchpoint(CPUState
*cpu
, CPUWatchpoint
*wp
)
217 /* If no extra check is required, QEMU watchpoint match can be considered
218 * as an architectural match.
223 bool target_words_bigendian(void);
224 static bool cpu_common_virtio_is_big_endian(CPUState
*cpu
)
226 return target_words_bigendian();
229 static void cpu_common_noop(CPUState
*cpu
)
233 static bool cpu_common_exec_interrupt(CPUState
*cpu
, int int_req
)
238 GuestPanicInformation
*cpu_get_crash_info(CPUState
*cpu
)
240 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
241 GuestPanicInformation
*res
= NULL
;
243 if (cc
->get_crash_info
) {
244 res
= cc
->get_crash_info(cpu
);
249 void cpu_dump_state(CPUState
*cpu
, FILE *f
, fprintf_function cpu_fprintf
,
252 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
254 if (cc
->dump_state
) {
255 cpu_synchronize_state(cpu
);
256 cc
->dump_state(cpu
, f
, cpu_fprintf
, flags
);
260 void cpu_dump_statistics(CPUState
*cpu
, FILE *f
, fprintf_function cpu_fprintf
,
263 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
265 if (cc
->dump_statistics
) {
266 cc
->dump_statistics(cpu
, f
, cpu_fprintf
, flags
);
270 void cpu_reset(CPUState
*cpu
)
272 CPUClass
*klass
= CPU_GET_CLASS(cpu
);
274 if (klass
->reset
!= NULL
) {
275 (*klass
->reset
)(cpu
);
278 trace_guest_cpu_reset(cpu
);
281 static void cpu_common_reset(CPUState
*cpu
)
283 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
285 if (qemu_loglevel_mask(CPU_LOG_RESET
)) {
286 qemu_log("CPU Reset (CPU %d)\n", cpu
->cpu_index
);
287 log_cpu_state(cpu
, cc
->reset_dump_flags
);
290 cpu
->interrupt_request
= 0;
293 cpu
->mem_io_vaddr
= 0;
294 cpu
->icount_extra
= 0;
295 cpu
->icount_decr
.u32
= 0;
297 cpu
->exception_index
= -1;
298 cpu
->crash_occurred
= false;
301 cpu_tb_jmp_cache_clear(cpu
);
303 tcg_flush_softmmu_tlb(cpu
);
307 static bool cpu_common_has_work(CPUState
*cs
)
312 ObjectClass
*cpu_class_by_name(const char *typename
, const char *cpu_model
)
314 CPUClass
*cc
= CPU_CLASS(object_class_by_name(typename
));
316 return cc
->class_by_name(cpu_model
);
319 static ObjectClass
*cpu_common_class_by_name(const char *cpu_model
)
324 static void cpu_common_parse_features(const char *typename
, char *features
,
327 char *featurestr
; /* Single "key=value" string being parsed */
329 static bool cpu_globals_initialized
;
331 /* TODO: all callers of ->parse_features() need to be changed to
332 * call it only once, so we can remove this check (or change it
333 * to assert(!cpu_globals_initialized).
334 * Current callers of ->parse_features() are:
335 * - cpu_generic_init()
337 if (cpu_globals_initialized
) {
340 cpu_globals_initialized
= true;
342 featurestr
= features
? strtok(features
, ",") : NULL
;
345 val
= strchr(featurestr
, '=');
347 GlobalProperty
*prop
= g_new0(typeof(*prop
), 1);
350 prop
->driver
= typename
;
351 prop
->property
= g_strdup(featurestr
);
352 prop
->value
= g_strdup(val
);
353 prop
->errp
= &error_fatal
;
354 qdev_prop_register_global(prop
);
356 error_setg(errp
, "Expected key=value format, found %s.",
360 featurestr
= strtok(NULL
, ",");
364 static void cpu_common_realizefn(DeviceState
*dev
, Error
**errp
)
366 CPUState
*cpu
= CPU(dev
);
367 Object
*machine
= qdev_get_machine();
369 /* qdev_get_machine() can return something that's not TYPE_MACHINE
370 * if this is one of the user-only emulators; in that case there's
371 * no need to check the ignore_memory_transaction_failures board flag.
373 if (object_dynamic_cast(machine
, TYPE_MACHINE
)) {
374 ObjectClass
*oc
= object_get_class(machine
);
375 MachineClass
*mc
= MACHINE_CLASS(oc
);
378 cpu
->ignore_memory_transaction_failures
=
379 mc
->ignore_memory_transaction_failures
;
383 if (dev
->hotplugged
) {
384 cpu_synchronize_post_init(cpu
);
388 /* NOTE: latest generic point where the cpu is fully realized */
389 trace_init_vcpu(cpu
);
392 static void cpu_common_unrealizefn(DeviceState
*dev
, Error
**errp
)
394 CPUState
*cpu
= CPU(dev
);
395 /* NOTE: latest generic point before the cpu is fully unrealized */
396 trace_fini_vcpu(cpu
);
397 cpu_exec_unrealizefn(cpu
);
400 static void cpu_common_initfn(Object
*obj
)
402 CPUState
*cpu
= CPU(obj
);
403 CPUClass
*cc
= CPU_GET_CLASS(obj
);
405 cpu
->cpu_index
= UNASSIGNED_CPU_INDEX
;
406 cpu
->gdb_num_regs
= cpu
->gdb_num_g_regs
= cc
->gdb_num_core_regs
;
407 /* *-user doesn't have configurable SMP topology */
408 /* the default value is changed by qemu_init_vcpu() for softmmu */
412 qemu_mutex_init(&cpu
->work_mutex
);
413 QTAILQ_INIT(&cpu
->breakpoints
);
414 QTAILQ_INIT(&cpu
->watchpoints
);
416 cpu_exec_initfn(cpu
);
419 static void cpu_common_finalize(Object
*obj
)
423 static int64_t cpu_common_get_arch_id(CPUState
*cpu
)
425 return cpu
->cpu_index
;
428 static vaddr
cpu_adjust_watchpoint_address(CPUState
*cpu
, vaddr addr
, int len
)
433 static void generic_handle_interrupt(CPUState
*cpu
, int mask
)
435 cpu
->interrupt_request
|= mask
;
437 if (!qemu_cpu_is_self(cpu
)) {
442 CPUInterruptHandler cpu_interrupt_handler
= generic_handle_interrupt
;
444 static void cpu_class_init(ObjectClass
*klass
, void *data
)
446 DeviceClass
*dc
= DEVICE_CLASS(klass
);
447 CPUClass
*k
= CPU_CLASS(klass
);
449 k
->class_by_name
= cpu_common_class_by_name
;
450 k
->parse_features
= cpu_common_parse_features
;
451 k
->reset
= cpu_common_reset
;
452 k
->get_arch_id
= cpu_common_get_arch_id
;
453 k
->has_work
= cpu_common_has_work
;
454 k
->get_paging_enabled
= cpu_common_get_paging_enabled
;
455 k
->get_memory_mapping
= cpu_common_get_memory_mapping
;
456 k
->write_elf32_qemunote
= cpu_common_write_elf32_qemunote
;
457 k
->write_elf32_note
= cpu_common_write_elf32_note
;
458 k
->write_elf64_qemunote
= cpu_common_write_elf64_qemunote
;
459 k
->write_elf64_note
= cpu_common_write_elf64_note
;
460 k
->gdb_read_register
= cpu_common_gdb_read_register
;
461 k
->gdb_write_register
= cpu_common_gdb_write_register
;
462 k
->virtio_is_big_endian
= cpu_common_virtio_is_big_endian
;
463 k
->debug_excp_handler
= cpu_common_noop
;
464 k
->debug_check_watchpoint
= cpu_common_debug_check_watchpoint
;
465 k
->cpu_exec_enter
= cpu_common_noop
;
466 k
->cpu_exec_exit
= cpu_common_noop
;
467 k
->cpu_exec_interrupt
= cpu_common_exec_interrupt
;
468 k
->adjust_watchpoint_address
= cpu_adjust_watchpoint_address
;
469 set_bit(DEVICE_CATEGORY_CPU
, dc
->categories
);
470 dc
->realize
= cpu_common_realizefn
;
471 dc
->unrealize
= cpu_common_unrealizefn
;
472 dc
->props
= cpu_common_props
;
474 * Reason: CPUs still need special care by board code: wiring up
475 * IRQs, adding reset handlers, halting non-first CPUs, ...
477 dc
->user_creatable
= false;
480 static const TypeInfo cpu_type_info
= {
482 .parent
= TYPE_DEVICE
,
483 .instance_size
= sizeof(CPUState
),
484 .instance_init
= cpu_common_initfn
,
485 .instance_finalize
= cpu_common_finalize
,
487 .class_size
= sizeof(CPUClass
),
488 .class_init
= cpu_class_init
,
491 static void cpu_register_types(void)
493 type_register_static(&cpu_type_info
);
496 type_init(cpu_register_types
)