4 * Copyright (c) 2013 Kevin Wolf <kwolf@redhat.com>
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 #include "qemu/osdep.h"
29 #include "libqos/libqos.h"
30 #include "libqos/pci-pc.h"
31 #include "libqos/malloc-pc.h"
32 #include "qapi/qmp/qdict.h"
33 #include "qemu-common.h"
34 #include "qemu/bswap.h"
35 #include "hw/pci/pci_ids.h"
36 #include "hw/pci/pci_regs.h"
38 /* TODO actually test the results and get rid of this */
39 #define qmp_discard_response(...) qobject_unref(qmp(__VA_ARGS__))
41 #define TEST_IMAGE_SIZE 64 * 1024 * 1024
44 #define IDE_PCI_FUNC 1
46 #define IDE_BASE 0x1f0
47 #define IDE_PRIMARY_IRQ 14
49 #define ATAPI_BLOCK_SIZE 2048
51 /* How many bytes to receive via ATAPI PIO at one time.
52 * Must be less than 0xFFFF. */
53 #define BYTE_COUNT_LIMIT 5120
96 CMD_FLUSH_CACHE
= 0xe7,
106 BM_CMD_WRITE
= 0x8, /* write = from device to memory */
116 PRDT_EOT
= 0x80000000,
119 #define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask))
120 #define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0)
122 static QPCIBus
*pcibus
= NULL
;
123 static QGuestAllocator guest_malloc
;
125 static char tmp_path
[] = "/tmp/qtest.XXXXXX";
126 static char debug_path
[] = "/tmp/qtest-blkdebug.XXXXXX";
128 static void ide_test_start(const char *cmdline_fmt
, ...)
133 va_start(ap
, cmdline_fmt
);
134 cmdline
= g_strdup_vprintf(cmdline_fmt
, ap
);
137 qtest_start(cmdline
);
138 pc_alloc_init(&guest_malloc
, global_qtest
, 0);
143 static void ide_test_quit(void)
146 qpci_free_pc(pcibus
);
149 alloc_destroy(&guest_malloc
);
153 static QPCIDevice
*get_pci_device(QPCIBar
*bmdma_bar
, QPCIBar
*ide_bar
)
156 uint16_t vendor_id
, device_id
;
159 pcibus
= qpci_new_pc(global_qtest
, NULL
);
162 /* Find PCI device and verify it's the right one */
163 dev
= qpci_device_find(pcibus
, QPCI_DEVFN(IDE_PCI_DEV
, IDE_PCI_FUNC
));
164 g_assert(dev
!= NULL
);
166 vendor_id
= qpci_config_readw(dev
, PCI_VENDOR_ID
);
167 device_id
= qpci_config_readw(dev
, PCI_DEVICE_ID
);
168 g_assert(vendor_id
== PCI_VENDOR_ID_INTEL
);
169 g_assert(device_id
== PCI_DEVICE_ID_INTEL_82371SB_1
);
172 *bmdma_bar
= qpci_iomap(dev
, 4, NULL
);
174 *ide_bar
= qpci_legacy_iomap(dev
, IDE_BASE
);
176 qpci_device_enable(dev
);
181 static void free_pci_device(QPCIDevice
*dev
)
183 /* libqos doesn't have a function for this, so free it manually */
187 typedef struct PrdtEntry
{
190 } QEMU_PACKED PrdtEntry
;
192 #define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask))
193 #define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0)
195 static uint64_t trim_range_le(uint64_t sector
, uint16_t count
)
197 /* 2-byte range, 6-byte LBA */
198 return cpu_to_le64(((uint64_t)count
<< 48) + sector
);
201 static int send_dma_request(int cmd
, uint64_t sector
, int nb_sectors
,
202 PrdtEntry
*prdt
, int prdt_entries
,
203 void(*post_exec
)(QPCIDevice
*dev
, QPCIBar ide_bar
,
204 uint64_t sector
, int nb_sectors
))
207 QPCIBar bmdma_bar
, ide_bar
;
208 uintptr_t guest_prdt
;
214 dev
= get_pci_device(&bmdma_bar
, &ide_bar
);
222 /* Assuming we only test data reads w/ ATAPI, otherwise we need to know
223 * the SCSI command being sent in the packet, too. */
231 g_assert_not_reached();
234 if (flags
& CMDF_NO_BM
) {
235 qpci_config_writew(dev
, PCI_COMMAND
,
236 PCI_COMMAND_IO
| PCI_COMMAND_MEMORY
);
239 /* Select device 0 */
240 qpci_io_writeb(dev
, ide_bar
, reg_device
, 0 | LBA
);
242 /* Stop any running transfer, clear any pending interrupt */
243 qpci_io_writeb(dev
, bmdma_bar
, bmreg_cmd
, 0);
244 qpci_io_writeb(dev
, bmdma_bar
, bmreg_status
, BM_STS_INTR
);
247 len
= sizeof(*prdt
) * prdt_entries
;
248 guest_prdt
= guest_alloc(&guest_malloc
, len
);
249 memwrite(guest_prdt
, prdt
, len
);
250 qpci_io_writel(dev
, bmdma_bar
, bmreg_prdt
, guest_prdt
);
252 /* ATA DMA command */
253 if (cmd
== CMD_PACKET
) {
254 /* Enables ATAPI DMA; otherwise PIO is attempted */
255 qpci_io_writeb(dev
, ide_bar
, reg_feature
, 0x01);
257 if (cmd
== CMD_DSM
) {
259 qpci_io_writeb(dev
, ide_bar
, reg_feature
, 0x01);
261 qpci_io_writeb(dev
, ide_bar
, reg_nsectors
, nb_sectors
);
262 qpci_io_writeb(dev
, ide_bar
, reg_lba_low
, sector
& 0xff);
263 qpci_io_writeb(dev
, ide_bar
, reg_lba_middle
, (sector
>> 8) & 0xff);
264 qpci_io_writeb(dev
, ide_bar
, reg_lba_high
, (sector
>> 16) & 0xff);
267 qpci_io_writeb(dev
, ide_bar
, reg_command
, cmd
);
270 post_exec(dev
, ide_bar
, sector
, nb_sectors
);
273 /* Start DMA transfer */
274 qpci_io_writeb(dev
, bmdma_bar
, bmreg_cmd
,
275 BM_CMD_START
| (from_dev
? BM_CMD_WRITE
: 0));
277 if (flags
& CMDF_ABORT
) {
278 qpci_io_writeb(dev
, bmdma_bar
, bmreg_cmd
, 0);
281 /* Wait for the DMA transfer to complete */
283 status
= qpci_io_readb(dev
, bmdma_bar
, bmreg_status
);
284 } while ((status
& (BM_STS_ACTIVE
| BM_STS_INTR
)) == BM_STS_ACTIVE
);
286 g_assert_cmpint(get_irq(IDE_PRIMARY_IRQ
), ==, !!(status
& BM_STS_INTR
));
288 /* Check IDE status code */
289 assert_bit_set(qpci_io_readb(dev
, ide_bar
, reg_status
), DRDY
);
290 assert_bit_clear(qpci_io_readb(dev
, ide_bar
, reg_status
), BSY
| DRQ
);
292 /* Reading the status register clears the IRQ */
293 g_assert(!get_irq(IDE_PRIMARY_IRQ
));
295 /* Stop DMA transfer if still active */
296 if (status
& BM_STS_ACTIVE
) {
297 qpci_io_writeb(dev
, bmdma_bar
, bmreg_cmd
, 0);
300 free_pci_device(dev
);
305 static void test_bmdma_simple_rw(void)
308 QPCIBar bmdma_bar
, ide_bar
;
313 uintptr_t guest_buf
= guest_alloc(&guest_malloc
, len
);
317 .addr
= cpu_to_le32(guest_buf
),
318 .size
= cpu_to_le32(len
| PRDT_EOT
),
322 dev
= get_pci_device(&bmdma_bar
, &ide_bar
);
325 cmpbuf
= g_malloc(len
);
327 /* Write 0x55 pattern to sector 0 */
328 memset(buf
, 0x55, len
);
329 memwrite(guest_buf
, buf
, len
);
331 status
= send_dma_request(CMD_WRITE_DMA
, 0, 1, prdt
,
332 ARRAY_SIZE(prdt
), NULL
);
333 g_assert_cmphex(status
, ==, BM_STS_INTR
);
334 assert_bit_clear(qpci_io_readb(dev
, ide_bar
, reg_status
), DF
| ERR
);
336 /* Write 0xaa pattern to sector 1 */
337 memset(buf
, 0xaa, len
);
338 memwrite(guest_buf
, buf
, len
);
340 status
= send_dma_request(CMD_WRITE_DMA
, 1, 1, prdt
,
341 ARRAY_SIZE(prdt
), NULL
);
342 g_assert_cmphex(status
, ==, BM_STS_INTR
);
343 assert_bit_clear(qpci_io_readb(dev
, ide_bar
, reg_status
), DF
| ERR
);
345 /* Read and verify 0x55 pattern in sector 0 */
346 memset(cmpbuf
, 0x55, len
);
348 status
= send_dma_request(CMD_READ_DMA
, 0, 1, prdt
, ARRAY_SIZE(prdt
), NULL
);
349 g_assert_cmphex(status
, ==, BM_STS_INTR
);
350 assert_bit_clear(qpci_io_readb(dev
, ide_bar
, reg_status
), DF
| ERR
);
352 memread(guest_buf
, buf
, len
);
353 g_assert(memcmp(buf
, cmpbuf
, len
) == 0);
355 /* Read and verify 0xaa pattern in sector 1 */
356 memset(cmpbuf
, 0xaa, len
);
358 status
= send_dma_request(CMD_READ_DMA
, 1, 1, prdt
, ARRAY_SIZE(prdt
), NULL
);
359 g_assert_cmphex(status
, ==, BM_STS_INTR
);
360 assert_bit_clear(qpci_io_readb(dev
, ide_bar
, reg_status
), DF
| ERR
);
362 memread(guest_buf
, buf
, len
);
363 g_assert(memcmp(buf
, cmpbuf
, len
) == 0);
366 free_pci_device(dev
);
371 static void test_bmdma_trim(void)
374 QPCIBar bmdma_bar
, ide_bar
;
376 const uint64_t trim_range
[] = { trim_range_le(0, 2),
378 trim_range_le(10, 1),
380 const uint64_t bad_range
= trim_range_le(TEST_IMAGE_SIZE
/ 512 - 1, 2);
383 uintptr_t guest_buf
= guest_alloc(&guest_malloc
, len
);
387 .addr
= cpu_to_le32(guest_buf
),
388 .size
= cpu_to_le32(len
| PRDT_EOT
),
392 dev
= get_pci_device(&bmdma_bar
, &ide_bar
);
397 *((uint64_t *)buf
) = trim_range
[0];
398 *((uint64_t *)buf
+ 1) = trim_range
[1];
400 memwrite(guest_buf
, buf
, 2 * sizeof(uint64_t));
402 status
= send_dma_request(CMD_DSM
, 0, 1, prdt
,
403 ARRAY_SIZE(prdt
), NULL
);
404 g_assert_cmphex(status
, ==, BM_STS_INTR
);
405 assert_bit_clear(qpci_io_readb(dev
, ide_bar
, reg_status
), DF
| ERR
);
407 /* Request contains invalid range */
408 *((uint64_t *)buf
) = trim_range
[2];
409 *((uint64_t *)buf
+ 1) = bad_range
;
411 memwrite(guest_buf
, buf
, 2 * sizeof(uint64_t));
413 status
= send_dma_request(CMD_DSM
, 0, 1, prdt
,
414 ARRAY_SIZE(prdt
), NULL
);
415 g_assert_cmphex(status
, ==, BM_STS_INTR
);
416 assert_bit_set(qpci_io_readb(dev
, ide_bar
, reg_status
), ERR
);
417 assert_bit_set(qpci_io_readb(dev
, ide_bar
, reg_error
), ABRT
);
419 free_pci_device(dev
);
423 static void test_bmdma_short_prdt(void)
426 QPCIBar bmdma_bar
, ide_bar
;
432 .size
= cpu_to_le32(0x10 | PRDT_EOT
),
436 dev
= get_pci_device(&bmdma_bar
, &ide_bar
);
439 status
= send_dma_request(CMD_READ_DMA
, 0, 1,
440 prdt
, ARRAY_SIZE(prdt
), NULL
);
441 g_assert_cmphex(status
, ==, 0);
442 assert_bit_clear(qpci_io_readb(dev
, ide_bar
, reg_status
), DF
| ERR
);
444 /* Abort the request before it completes */
445 status
= send_dma_request(CMD_READ_DMA
| CMDF_ABORT
, 0, 1,
446 prdt
, ARRAY_SIZE(prdt
), NULL
);
447 g_assert_cmphex(status
, ==, 0);
448 assert_bit_clear(qpci_io_readb(dev
, ide_bar
, reg_status
), DF
| ERR
);
449 free_pci_device(dev
);
452 static void test_bmdma_one_sector_short_prdt(void)
455 QPCIBar bmdma_bar
, ide_bar
;
458 /* Read 2 sectors but only give 1 sector in PRDT */
462 .size
= cpu_to_le32(0x200 | PRDT_EOT
),
466 dev
= get_pci_device(&bmdma_bar
, &ide_bar
);
469 status
= send_dma_request(CMD_READ_DMA
, 0, 2,
470 prdt
, ARRAY_SIZE(prdt
), NULL
);
471 g_assert_cmphex(status
, ==, 0);
472 assert_bit_clear(qpci_io_readb(dev
, ide_bar
, reg_status
), DF
| ERR
);
474 /* Abort the request before it completes */
475 status
= send_dma_request(CMD_READ_DMA
| CMDF_ABORT
, 0, 2,
476 prdt
, ARRAY_SIZE(prdt
), NULL
);
477 g_assert_cmphex(status
, ==, 0);
478 assert_bit_clear(qpci_io_readb(dev
, ide_bar
, reg_status
), DF
| ERR
);
479 free_pci_device(dev
);
482 static void test_bmdma_long_prdt(void)
485 QPCIBar bmdma_bar
, ide_bar
;
491 .size
= cpu_to_le32(0x1000 | PRDT_EOT
),
495 dev
= get_pci_device(&bmdma_bar
, &ide_bar
);
498 status
= send_dma_request(CMD_READ_DMA
, 0, 1,
499 prdt
, ARRAY_SIZE(prdt
), NULL
);
500 g_assert_cmphex(status
, ==, BM_STS_ACTIVE
| BM_STS_INTR
);
501 assert_bit_clear(qpci_io_readb(dev
, ide_bar
, reg_status
), DF
| ERR
);
503 /* Abort the request before it completes */
504 status
= send_dma_request(CMD_READ_DMA
| CMDF_ABORT
, 0, 1,
505 prdt
, ARRAY_SIZE(prdt
), NULL
);
506 g_assert_cmphex(status
, ==, BM_STS_INTR
);
507 assert_bit_clear(qpci_io_readb(dev
, ide_bar
, reg_status
), DF
| ERR
);
508 free_pci_device(dev
);
511 static void test_bmdma_no_busmaster(void)
514 QPCIBar bmdma_bar
, ide_bar
;
517 dev
= get_pci_device(&bmdma_bar
, &ide_bar
);
519 /* No PRDT_EOT, each entry addr 0/size 64k, and in theory qemu shouldn't be
520 * able to access it anyway because the Bus Master bit in the PCI command
521 * register isn't set. This is complete nonsense, but it used to be pretty
522 * good at confusing and occasionally crashing qemu. */
523 PrdtEntry prdt
[4096] = { };
525 status
= send_dma_request(CMD_READ_DMA
| CMDF_NO_BM
, 0, 512,
526 prdt
, ARRAY_SIZE(prdt
), NULL
);
528 /* Not entirely clear what the expected result is, but this is what we get
529 * in practice. At least we want to be aware of any changes. */
530 g_assert_cmphex(status
, ==, BM_STS_ACTIVE
| BM_STS_INTR
);
531 assert_bit_clear(qpci_io_readb(dev
, ide_bar
, reg_status
), DF
| ERR
);
532 free_pci_device(dev
);
535 static void test_bmdma_setup(void)
538 "-drive file=%s,if=ide,cache=writeback,format=raw "
539 "-global ide-hd.serial=%s -global ide-hd.ver=%s",
540 tmp_path
, "testdisk", "version");
541 qtest_irq_intercept_in(global_qtest
, "ioapic");
544 static void test_bmdma_teardown(void)
549 static void string_cpu_to_be16(uint16_t *s
, size_t bytes
)
551 g_assert((bytes
& 1) == 0);
555 *s
= cpu_to_be16(*s
);
560 static void test_identify(void)
563 QPCIBar bmdma_bar
, ide_bar
;
570 "-drive file=%s,if=ide,cache=writeback,format=raw "
571 "-global ide-hd.serial=%s -global ide-hd.ver=%s",
572 tmp_path
, "testdisk", "version");
574 dev
= get_pci_device(&bmdma_bar
, &ide_bar
);
576 /* IDENTIFY command on device 0*/
577 qpci_io_writeb(dev
, ide_bar
, reg_device
, 0);
578 qpci_io_writeb(dev
, ide_bar
, reg_command
, CMD_IDENTIFY
);
580 /* Read in the IDENTIFY buffer and check registers */
581 data
= qpci_io_readb(dev
, ide_bar
, reg_device
);
582 g_assert_cmpint(data
& DEV
, ==, 0);
584 for (i
= 0; i
< 256; i
++) {
585 data
= qpci_io_readb(dev
, ide_bar
, reg_status
);
586 assert_bit_set(data
, DRDY
| DRQ
);
587 assert_bit_clear(data
, BSY
| DF
| ERR
);
589 buf
[i
] = qpci_io_readw(dev
, ide_bar
, reg_data
);
592 data
= qpci_io_readb(dev
, ide_bar
, reg_status
);
593 assert_bit_set(data
, DRDY
);
594 assert_bit_clear(data
, BSY
| DF
| ERR
| DRQ
);
596 /* Check serial number/version in the buffer */
597 string_cpu_to_be16(&buf
[10], 20);
598 ret
= memcmp(&buf
[10], "testdisk ", 20);
601 string_cpu_to_be16(&buf
[23], 8);
602 ret
= memcmp(&buf
[23], "version ", 8);
605 /* Write cache enabled bit */
606 assert_bit_set(buf
[85], 0x20);
609 free_pci_device(dev
);
613 * Write sector 1 with random data to make IDE storage dirty
614 * Needed for flush tests so that flushes actually go though the block layer
616 static void make_dirty(uint8_t device
)
619 QPCIBar bmdma_bar
, ide_bar
;
625 dev
= get_pci_device(&bmdma_bar
, &ide_bar
);
627 guest_buf
= guest_alloc(&guest_malloc
, len
);
629 memset(buf
, rand() % 255 + 1, len
);
633 memwrite(guest_buf
, buf
, len
);
637 .addr
= cpu_to_le32(guest_buf
),
638 .size
= cpu_to_le32(len
| PRDT_EOT
),
642 status
= send_dma_request(CMD_WRITE_DMA
, 1, 1, prdt
,
643 ARRAY_SIZE(prdt
), NULL
);
644 g_assert_cmphex(status
, ==, BM_STS_INTR
);
645 assert_bit_clear(qpci_io_readb(dev
, ide_bar
, reg_status
), DF
| ERR
);
648 free_pci_device(dev
);
651 static void test_flush(void)
654 QPCIBar bmdma_bar
, ide_bar
;
658 "-drive file=blkdebug::%s,if=ide,cache=writeback,format=raw",
661 dev
= get_pci_device(&bmdma_bar
, &ide_bar
);
663 qtest_irq_intercept_in(global_qtest
, "ioapic");
665 /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */
668 /* Delay the completion of the flush request until we explicitly do it */
669 g_free(hmp("qemu-io ide0-hd0 \"break flush_to_os A\""));
671 /* FLUSH CACHE command on device 0*/
672 qpci_io_writeb(dev
, ide_bar
, reg_device
, 0);
673 qpci_io_writeb(dev
, ide_bar
, reg_command
, CMD_FLUSH_CACHE
);
675 /* Check status while request is in flight*/
676 data
= qpci_io_readb(dev
, ide_bar
, reg_status
);
677 assert_bit_set(data
, BSY
| DRDY
);
678 assert_bit_clear(data
, DF
| ERR
| DRQ
);
680 /* Complete the command */
681 g_free(hmp("qemu-io ide0-hd0 \"resume A\""));
683 /* Check registers */
684 data
= qpci_io_readb(dev
, ide_bar
, reg_device
);
685 g_assert_cmpint(data
& DEV
, ==, 0);
688 data
= qpci_io_readb(dev
, ide_bar
, reg_status
);
689 } while (data
& BSY
);
691 assert_bit_set(data
, DRDY
);
692 assert_bit_clear(data
, BSY
| DF
| ERR
| DRQ
);
695 free_pci_device(dev
);
698 static void test_retry_flush(const char *machine
)
701 QPCIBar bmdma_bar
, ide_bar
;
704 prepare_blkdebug_script(debug_path
, "flush_to_disk");
707 "-drive file=blkdebug:%s:%s,if=ide,cache=writeback,format=raw,"
708 "rerror=stop,werror=stop",
709 debug_path
, tmp_path
);
711 dev
= get_pci_device(&bmdma_bar
, &ide_bar
);
713 qtest_irq_intercept_in(global_qtest
, "ioapic");
715 /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */
718 /* FLUSH CACHE command on device 0*/
719 qpci_io_writeb(dev
, ide_bar
, reg_device
, 0);
720 qpci_io_writeb(dev
, ide_bar
, reg_command
, CMD_FLUSH_CACHE
);
722 /* Check status while request is in flight*/
723 data
= qpci_io_readb(dev
, ide_bar
, reg_status
);
724 assert_bit_set(data
, BSY
| DRDY
);
725 assert_bit_clear(data
, DF
| ERR
| DRQ
);
727 qmp_eventwait("STOP");
729 /* Complete the command */
730 qmp_discard_response("{'execute':'cont' }");
732 /* Check registers */
733 data
= qpci_io_readb(dev
, ide_bar
, reg_device
);
734 g_assert_cmpint(data
& DEV
, ==, 0);
737 data
= qpci_io_readb(dev
, ide_bar
, reg_status
);
738 } while (data
& BSY
);
740 assert_bit_set(data
, DRDY
);
741 assert_bit_clear(data
, BSY
| DF
| ERR
| DRQ
);
744 free_pci_device(dev
);
747 static void test_flush_nodev(void)
750 QPCIBar bmdma_bar
, ide_bar
;
754 dev
= get_pci_device(&bmdma_bar
, &ide_bar
);
756 /* FLUSH CACHE command on device 0*/
757 qpci_io_writeb(dev
, ide_bar
, reg_device
, 0);
758 qpci_io_writeb(dev
, ide_bar
, reg_command
, CMD_FLUSH_CACHE
);
760 /* Just testing that qemu doesn't crash... */
762 free_pci_device(dev
);
766 static void test_flush_empty_drive(void)
769 QPCIBar bmdma_bar
, ide_bar
;
771 ide_test_start("-device ide-cd,bus=ide.0");
772 dev
= get_pci_device(&bmdma_bar
, &ide_bar
);
774 /* FLUSH CACHE command on device 0 */
775 qpci_io_writeb(dev
, ide_bar
, reg_device
, 0);
776 qpci_io_writeb(dev
, ide_bar
, reg_command
, CMD_FLUSH_CACHE
);
778 /* Just testing that qemu doesn't crash... */
780 free_pci_device(dev
);
784 static void test_pci_retry_flush(void)
786 test_retry_flush("pc");
789 static void test_isa_retry_flush(void)
791 test_retry_flush("isapc");
794 typedef struct Read10CDB
{
802 } __attribute__((__packed__
)) Read10CDB
;
804 static void send_scsi_cdb_read10(QPCIDevice
*dev
, QPCIBar ide_bar
,
805 uint64_t lba
, int nblocks
)
807 Read10CDB pkt
= { .padding
= 0 };
810 g_assert_cmpint(lba
, <=, UINT32_MAX
);
811 g_assert_cmpint(nblocks
, <=, UINT16_MAX
);
812 g_assert_cmpint(nblocks
, >=, 0);
814 /* Construct SCSI CDB packet */
816 pkt
.lba
= cpu_to_be32(lba
);
817 pkt
.nblocks
= cpu_to_be16(nblocks
);
820 for (i
= 0; i
< sizeof(Read10CDB
)/2; i
++) {
821 qpci_io_writew(dev
, ide_bar
, reg_data
,
822 le16_to_cpu(((uint16_t *)&pkt
)[i
]));
826 static void nsleep(int64_t nsecs
)
828 const struct timespec val
= { .tv_nsec
= nsecs
};
829 nanosleep(&val
, NULL
);
833 static uint8_t ide_wait_clear(uint8_t flag
)
836 QPCIBar bmdma_bar
, ide_bar
;
840 dev
= get_pci_device(&bmdma_bar
, &ide_bar
);
842 /* Wait with a 5 second timeout */
845 data
= qpci_io_readb(dev
, ide_bar
, reg_status
);
846 if (!(data
& flag
)) {
847 free_pci_device(dev
);
850 if (difftime(time(NULL
), st
) > 5.0) {
855 g_assert_not_reached();
858 static void ide_wait_intr(int irq
)
869 if (difftime(time(NULL
), st
) > 5.0) {
875 g_assert_not_reached();
878 static void cdrom_pio_impl(int nblocks
)
881 QPCIBar bmdma_bar
, ide_bar
;
883 int patt_blocks
= MAX(16, nblocks
);
884 size_t patt_len
= ATAPI_BLOCK_SIZE
* patt_blocks
;
885 char *pattern
= g_malloc(patt_len
);
886 size_t rxsize
= ATAPI_BLOCK_SIZE
* nblocks
;
887 uint16_t *rx
= g_malloc0(rxsize
);
893 /* Prepopulate the CDROM with an interesting pattern */
894 generate_pattern(pattern
, patt_len
, ATAPI_BLOCK_SIZE
);
895 fh
= fopen(tmp_path
, "w+");
896 ret
= fwrite(pattern
, ATAPI_BLOCK_SIZE
, patt_blocks
, fh
);
897 g_assert_cmpint(ret
, ==, patt_blocks
);
900 ide_test_start("-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 "
901 "-device ide-cd,drive=sr0,bus=ide.0", tmp_path
);
902 dev
= get_pci_device(&bmdma_bar
, &ide_bar
);
903 qtest_irq_intercept_in(global_qtest
, "ioapic");
905 /* PACKET command on device 0 */
906 qpci_io_writeb(dev
, ide_bar
, reg_device
, 0);
907 qpci_io_writeb(dev
, ide_bar
, reg_lba_middle
, BYTE_COUNT_LIMIT
& 0xFF);
908 qpci_io_writeb(dev
, ide_bar
, reg_lba_high
, (BYTE_COUNT_LIMIT
>> 8 & 0xFF));
909 qpci_io_writeb(dev
, ide_bar
, reg_command
, CMD_PACKET
);
910 /* HP0: Check_Status_A State */
912 data
= ide_wait_clear(BSY
);
913 /* HP1: Send_Packet State */
914 assert_bit_set(data
, DRQ
| DRDY
);
915 assert_bit_clear(data
, ERR
| DF
| BSY
);
917 /* SCSI CDB (READ10) -- read n*2048 bytes from block 0 */
918 send_scsi_cdb_read10(dev
, ide_bar
, 0, nblocks
);
920 /* Read data back: occurs in bursts of 'BYTE_COUNT_LIMIT' bytes.
921 * If BYTE_COUNT_LIMIT is odd, we transfer BYTE_COUNT_LIMIT - 1 bytes.
922 * We allow an odd limit only when the remaining transfer size is
923 * less than BYTE_COUNT_LIMIT. However, SCSI's read10 command can only
924 * request n blocks, so our request size is always even.
925 * For this reason, we assume there is never a hanging byte to fetch. */
926 g_assert(!(rxsize
& 1));
927 limit
= BYTE_COUNT_LIMIT
& ~1;
928 for (i
= 0; i
< DIV_ROUND_UP(rxsize
, limit
); i
++) {
929 size_t offset
= i
* (limit
/ 2);
930 size_t rem
= (rxsize
/ 2) - offset
;
932 /* HP3: INTRQ_Wait */
933 ide_wait_intr(IDE_PRIMARY_IRQ
);
935 /* HP2: Check_Status_B (and clear IRQ) */
936 data
= ide_wait_clear(BSY
);
937 assert_bit_set(data
, DRQ
| DRDY
);
938 assert_bit_clear(data
, ERR
| DF
| BSY
);
940 /* HP4: Transfer_Data */
941 for (j
= 0; j
< MIN((limit
/ 2), rem
); j
++) {
942 rx
[offset
+ j
] = cpu_to_le16(qpci_io_readw(dev
, ide_bar
,
947 /* Check for final completion IRQ */
948 ide_wait_intr(IDE_PRIMARY_IRQ
);
950 /* Sanity check final state */
951 data
= ide_wait_clear(DRQ
);
952 assert_bit_set(data
, DRDY
);
953 assert_bit_clear(data
, DRQ
| ERR
| DF
| BSY
);
955 g_assert_cmpint(memcmp(pattern
, rx
, rxsize
), ==, 0);
958 test_bmdma_teardown();
959 free_pci_device(dev
);
962 static void test_cdrom_pio(void)
967 static void test_cdrom_pio_large(void)
969 /* Test a few loops of the PIO DRQ mechanism. */
970 cdrom_pio_impl(BYTE_COUNT_LIMIT
* 4 / ATAPI_BLOCK_SIZE
);
974 static void test_cdrom_dma(void)
976 static const size_t len
= ATAPI_BLOCK_SIZE
;
978 char *pattern
= g_malloc(ATAPI_BLOCK_SIZE
* 16);
979 char *rx
= g_malloc0(len
);
984 ide_test_start("-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 "
985 "-device ide-cd,drive=sr0,bus=ide.0", tmp_path
);
986 qtest_irq_intercept_in(global_qtest
, "ioapic");
988 guest_buf
= guest_alloc(&guest_malloc
, len
);
989 prdt
[0].addr
= cpu_to_le32(guest_buf
);
990 prdt
[0].size
= cpu_to_le32(len
| PRDT_EOT
);
992 generate_pattern(pattern
, ATAPI_BLOCK_SIZE
* 16, ATAPI_BLOCK_SIZE
);
993 fh
= fopen(tmp_path
, "w+");
994 ret
= fwrite(pattern
, ATAPI_BLOCK_SIZE
, 16, fh
);
995 g_assert_cmpint(ret
, ==, 16);
998 send_dma_request(CMD_PACKET
, 0, 1, prdt
, 1, send_scsi_cdb_read10
);
1000 /* Read back data from guest memory into local qtest memory */
1001 memread(guest_buf
, rx
, len
);
1002 g_assert_cmpint(memcmp(pattern
, rx
, len
), ==, 0);
1006 test_bmdma_teardown();
1009 int main(int argc
, char **argv
)
1014 /* Create temporary blkdebug instructions */
1015 fd
= mkstemp(debug_path
);
1019 /* Create a temporary raw image */
1020 fd
= mkstemp(tmp_path
);
1022 ret
= ftruncate(fd
, TEST_IMAGE_SIZE
);
1027 g_test_init(&argc
, &argv
, NULL
);
1029 qtest_add_func("/ide/identify", test_identify
);
1031 qtest_add_func("/ide/bmdma/setup", test_bmdma_setup
);
1032 qtest_add_func("/ide/bmdma/simple_rw", test_bmdma_simple_rw
);
1033 qtest_add_func("/ide/bmdma/trim", test_bmdma_trim
);
1034 qtest_add_func("/ide/bmdma/short_prdt", test_bmdma_short_prdt
);
1035 qtest_add_func("/ide/bmdma/one_sector_short_prdt",
1036 test_bmdma_one_sector_short_prdt
);
1037 qtest_add_func("/ide/bmdma/long_prdt", test_bmdma_long_prdt
);
1038 qtest_add_func("/ide/bmdma/no_busmaster", test_bmdma_no_busmaster
);
1039 qtest_add_func("/ide/bmdma/teardown", test_bmdma_teardown
);
1041 qtest_add_func("/ide/flush", test_flush
);
1042 qtest_add_func("/ide/flush/nodev", test_flush_nodev
);
1043 qtest_add_func("/ide/flush/empty_drive", test_flush_empty_drive
);
1044 qtest_add_func("/ide/flush/retry_pci", test_pci_retry_flush
);
1045 qtest_add_func("/ide/flush/retry_isa", test_isa_retry_flush
);
1047 qtest_add_func("/ide/cdrom/pio", test_cdrom_pio
);
1048 qtest_add_func("/ide/cdrom/pio_large", test_cdrom_pio_large
);
1049 qtest_add_func("/ide/cdrom/dma", test_cdrom_dma
);