2 * Copyright (c) 2018, Impinj, Inc.
4 * Chipidea USB block emulation code
6 * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
8 * This work is licensed under the terms of the GNU GPL, version 2 or later.
9 * See the COPYING file in the top-level directory.
12 #include "qemu/osdep.h"
13 #include "hw/usb/hcd-ehci.h"
14 #include "hw/usb/chipidea.h"
16 #include "qemu/module.h"
19 CHIPIDEA_USBx_DCIVERSION
= 0x000,
20 CHIPIDEA_USBx_DCCPARAMS
= 0x004,
21 CHIPIDEA_USBx_DCCPARAMS_HC
= BIT(8),
24 static uint64_t chipidea_read(void *opaque
, hwaddr offset
,
30 static void chipidea_write(void *opaque
, hwaddr offset
,
31 uint64_t value
, unsigned size
)
35 static const struct MemoryRegionOps chipidea_ops
= {
36 .read
= chipidea_read
,
37 .write
= chipidea_write
,
38 .endianness
= DEVICE_NATIVE_ENDIAN
,
41 * Our device would not work correctly if the guest was doing
42 * unaligned access. This might not be a limitation on the
43 * real device but in practice there is no reason for a guest
44 * to access this device unaligned.
52 static uint64_t chipidea_dc_read(void *opaque
, hwaddr offset
,
56 case CHIPIDEA_USBx_DCIVERSION
:
58 case CHIPIDEA_USBx_DCCPARAMS
:
60 * Real hardware (at least i.MX7) will also report the
61 * controller as "Device Capable" (and 8 supported endpoints),
62 * but there doesn't seem to be much point in doing so, since
63 * we don't emulate that part.
65 return CHIPIDEA_USBx_DCCPARAMS_HC
;
71 static void chipidea_dc_write(void *opaque
, hwaddr offset
,
72 uint64_t value
, unsigned size
)
76 static const struct MemoryRegionOps chipidea_dc_ops
= {
77 .read
= chipidea_dc_read
,
78 .write
= chipidea_dc_write
,
79 .endianness
= DEVICE_NATIVE_ENDIAN
,
82 * Our device would not work correctly if the guest was doing
83 * unaligned access. This might not be a limitation on the real
84 * device but in practice there is no reason for a guest to access
85 * this device unaligned.
93 static void chipidea_init(Object
*obj
)
95 EHCIState
*ehci
= &SYS_BUS_EHCI(obj
)->ehci
;
96 ChipideaState
*ci
= CHIPIDEA(obj
);
99 for (i
= 0; i
< ARRAY_SIZE(ci
->iomem
); i
++) {
104 const struct MemoryRegionOps
*ops
;
105 } regions
[ARRAY_SIZE(ci
->iomem
)] = {
107 * Registers located between offsets 0x000 and 0xFC
110 .name
= TYPE_CHIPIDEA
".misc",
113 .ops
= &chipidea_ops
,
116 * Registers located between offsets 0x1A4 and 0x1DC
119 .name
= TYPE_CHIPIDEA
".endpoints",
121 .size
= 0x1DC - 0x1A4 + 4,
122 .ops
= &chipidea_ops
,
125 * USB_x_DCIVERSION and USB_x_DCCPARAMS
128 .name
= TYPE_CHIPIDEA
".dc",
131 .ops
= &chipidea_dc_ops
,
135 memory_region_init_io(&ci
->iomem
[i
],
142 memory_region_add_subregion(&ehci
->mem
,
148 static void chipidea_class_init(ObjectClass
*klass
, void *data
)
150 DeviceClass
*dc
= DEVICE_CLASS(klass
);
151 SysBusEHCIClass
*sec
= SYS_BUS_EHCI_CLASS(klass
);
154 * Offsets used were taken from i.MX7Dual Applications Processor
155 * Reference Manual, Rev 0.1, p. 3177, Table 11-59
157 sec
->capsbase
= 0x100;
158 sec
->opregbase
= 0x140;
161 set_bit(DEVICE_CATEGORY_USB
, dc
->categories
);
162 dc
->desc
= "Chipidea USB Module";
165 static const TypeInfo chipidea_info
= {
166 .name
= TYPE_CHIPIDEA
,
167 .parent
= TYPE_SYS_BUS_EHCI
,
168 .instance_size
= sizeof(ChipideaState
),
169 .instance_init
= chipidea_init
,
170 .class_init
= chipidea_class_init
,
173 static void chipidea_register_type(void)
175 type_register_static(&chipidea_info
);
177 type_init(chipidea_register_type
)