2 * VT82C686B south bridge support
4 * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
5 * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn)
6 * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
7 * This code is licensed under the GNU GPL v2.
9 * Contributions after 2012-01-13 are licensed under the terms of the
10 * GNU GPL, version 2 or (at your option) any later version.
13 #include "qemu/osdep.h"
15 #include "hw/i386/pc.h"
16 #include "hw/isa/vt82c686.h"
17 #include "hw/i2c/i2c.h"
18 #include "hw/i2c/smbus.h"
19 #include "hw/pci/pci.h"
20 #include "hw/isa/isa.h"
21 #include "hw/sysbus.h"
22 #include "hw/mips/mips.h"
23 #include "hw/isa/apm.h"
24 #include "hw/acpi/acpi.h"
25 #include "hw/i2c/pm_smbus.h"
26 #include "sysemu/sysemu.h"
27 #include "qemu/timer.h"
28 #include "exec/address-spaces.h"
30 //#define DEBUG_VT82C686B
32 #ifdef DEBUG_VT82C686B
33 #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __FUNCTION__, ##__VA_ARGS__)
35 #define DPRINTF(fmt, ...)
38 typedef struct SuperIOConfig
40 uint8_t config
[0x100];
45 typedef struct VT82C686BState
{
48 SuperIOConfig superio_conf
;
51 #define TYPE_VT82C686B_DEVICE "VT82C686B"
52 #define VT82C686B_DEVICE(obj) \
53 OBJECT_CHECK(VT82C686BState, (obj), TYPE_VT82C686B_DEVICE)
55 static void superio_ioport_writeb(void *opaque
, hwaddr addr
, uint64_t data
,
58 SuperIOConfig
*superio_conf
= opaque
;
60 DPRINTF("superio_ioport_writeb address 0x%x val 0x%x\n", addr
, data
);
62 superio_conf
->index
= data
& 0xff;
64 bool can_write
= true;
66 switch (superio_conf
->index
) {
79 if ((data
& 0xff) != 0xfe) {
80 DPRINTF("change uart 1 base. unsupported yet\n");
85 if ((data
& 0xff) != 0xbe) {
86 DPRINTF("change uart 2 base. unsupported yet\n");
95 superio_conf
->config
[superio_conf
->index
] = data
& 0xff;
100 static uint64_t superio_ioport_readb(void *opaque
, hwaddr addr
, unsigned size
)
102 SuperIOConfig
*superio_conf
= opaque
;
104 DPRINTF("superio_ioport_readb address 0x%x\n", addr
);
105 return (superio_conf
->config
[superio_conf
->index
]);
108 static const MemoryRegionOps superio_ops
= {
109 .read
= superio_ioport_readb
,
110 .write
= superio_ioport_writeb
,
111 .endianness
= DEVICE_NATIVE_ENDIAN
,
113 .min_access_size
= 1,
114 .max_access_size
= 1,
118 static void vt82c686b_reset(void * opaque
)
120 PCIDevice
*d
= opaque
;
121 uint8_t *pci_conf
= d
->config
;
122 VT82C686BState
*vt82c
= VT82C686B_DEVICE(d
);
124 pci_set_long(pci_conf
+ PCI_CAPABILITY_LIST
, 0x000000c0);
125 pci_set_word(pci_conf
+ PCI_COMMAND
, PCI_COMMAND_IO
| PCI_COMMAND_MEMORY
|
126 PCI_COMMAND_MASTER
| PCI_COMMAND_SPECIAL
);
127 pci_set_word(pci_conf
+ PCI_STATUS
, PCI_STATUS_DEVSEL_MEDIUM
);
129 pci_conf
[0x48] = 0x01; /* Miscellaneous Control 3 */
130 pci_conf
[0x4a] = 0x04; /* IDE interrupt Routing */
131 pci_conf
[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */
132 pci_conf
[0x50] = 0x2d; /* PnP DMA Request Control */
133 pci_conf
[0x59] = 0x04;
134 pci_conf
[0x5a] = 0x04; /* KBC/RTC Control*/
135 pci_conf
[0x5f] = 0x04;
136 pci_conf
[0x77] = 0x10; /* GPIO Control 1/2/3/4 */
138 vt82c
->superio_conf
.config
[0xe0] = 0x3c;
139 vt82c
->superio_conf
.config
[0xe2] = 0x03;
140 vt82c
->superio_conf
.config
[0xe3] = 0xfc;
141 vt82c
->superio_conf
.config
[0xe6] = 0xde;
142 vt82c
->superio_conf
.config
[0xe7] = 0xfe;
143 vt82c
->superio_conf
.config
[0xe8] = 0xbe;
146 /* write config pci function0 registers. PCI-ISA bridge */
147 static void vt82c686b_write_config(PCIDevice
* d
, uint32_t address
,
148 uint32_t val
, int len
)
150 VT82C686BState
*vt686
= VT82C686B_DEVICE(d
);
152 DPRINTF("vt82c686b_write_config address 0x%x val 0x%x len 0x%x\n",
155 pci_default_write_config(d
, address
, val
, len
);
156 if (address
== 0x85) { /* enable or disable super IO configure */
157 memory_region_set_enabled(&vt686
->superio
, val
& 0x2);
161 #define ACPI_DBG_IO_ADDR 0xb044
163 typedef struct VT686PMState
{
169 uint32_t smb_io_base
;
172 typedef struct VT686AC97State
{
176 typedef struct VT686MC97State
{
180 #define TYPE_VT82C686B_PM_DEVICE "VT82C686B_PM"
181 #define VT82C686B_PM_DEVICE(obj) \
182 OBJECT_CHECK(VT686PMState, (obj), TYPE_VT82C686B_PM_DEVICE)
184 #define TYPE_VT82C686B_MC97_DEVICE "VT82C686B_MC97"
185 #define VT82C686B_MC97_DEVICE(obj) \
186 OBJECT_CHECK(VT686MC97State, (obj), TYPE_VT82C686B_MC97_DEVICE)
188 #define TYPE_VT82C686B_AC97_DEVICE "VT82C686B_AC97"
189 #define VT82C686B_AC97_DEVICE(obj) \
190 OBJECT_CHECK(VT686AC97State, (obj), TYPE_VT82C686B_AC97_DEVICE)
192 static void pm_update_sci(VT686PMState
*s
)
194 int sci_level
, pmsts
;
196 pmsts
= acpi_pm1_evt_get_sts(&s
->ar
);
197 sci_level
= (((pmsts
& s
->ar
.pm1
.evt
.en
) &
198 (ACPI_BITMASK_RT_CLOCK_ENABLE
|
199 ACPI_BITMASK_POWER_BUTTON_ENABLE
|
200 ACPI_BITMASK_GLOBAL_LOCK_ENABLE
|
201 ACPI_BITMASK_TIMER_ENABLE
)) != 0);
202 pci_set_irq(&s
->dev
, sci_level
);
203 /* schedule a timer interruption if needed */
204 acpi_pm_tmr_update(&s
->ar
, (s
->ar
.pm1
.evt
.en
& ACPI_BITMASK_TIMER_ENABLE
) &&
205 !(pmsts
& ACPI_BITMASK_TIMER_STATUS
));
208 static void pm_tmr_timer(ACPIREGS
*ar
)
210 VT686PMState
*s
= container_of(ar
, VT686PMState
, ar
);
214 static void pm_io_space_update(VT686PMState
*s
)
218 pm_io_base
= pci_get_long(s
->dev
.config
+ 0x40);
219 pm_io_base
&= 0xffc0;
221 memory_region_transaction_begin();
222 memory_region_set_enabled(&s
->io
, s
->dev
.config
[0x80] & 1);
223 memory_region_set_address(&s
->io
, pm_io_base
);
224 memory_region_transaction_commit();
227 static void pm_write_config(PCIDevice
*d
,
228 uint32_t address
, uint32_t val
, int len
)
230 DPRINTF("pm_write_config address 0x%x val 0x%x len 0x%x\n",
232 pci_default_write_config(d
, address
, val
, len
);
235 static int vmstate_acpi_post_load(void *opaque
, int version_id
)
237 VT686PMState
*s
= opaque
;
239 pm_io_space_update(s
);
243 static const VMStateDescription vmstate_acpi
= {
244 .name
= "vt82c686b_pm",
246 .minimum_version_id
= 1,
247 .post_load
= vmstate_acpi_post_load
,
248 .fields
= (VMStateField
[]) {
249 VMSTATE_PCI_DEVICE(dev
, VT686PMState
),
250 VMSTATE_UINT16(ar
.pm1
.evt
.sts
, VT686PMState
),
251 VMSTATE_UINT16(ar
.pm1
.evt
.en
, VT686PMState
),
252 VMSTATE_UINT16(ar
.pm1
.cnt
.cnt
, VT686PMState
),
253 VMSTATE_STRUCT(apm
, VT686PMState
, 0, vmstate_apm
, APMState
),
254 VMSTATE_TIMER_PTR(ar
.tmr
.timer
, VT686PMState
),
255 VMSTATE_INT64(ar
.tmr
.overflow_time
, VT686PMState
),
256 VMSTATE_END_OF_LIST()
261 * TODO: vt82c686b_ac97_init() and vt82c686b_mc97_init()
262 * just register a PCI device now, functionalities will be implemented later.
265 static void vt82c686b_ac97_realize(PCIDevice
*dev
, Error
**errp
)
267 VT686AC97State
*s
= VT82C686B_AC97_DEVICE(dev
);
268 uint8_t *pci_conf
= s
->dev
.config
;
270 pci_set_word(pci_conf
+ PCI_COMMAND
, PCI_COMMAND_INVALIDATE
|
272 pci_set_word(pci_conf
+ PCI_STATUS
, PCI_STATUS_CAP_LIST
|
273 PCI_STATUS_DEVSEL_MEDIUM
);
274 pci_set_long(pci_conf
+ PCI_INTERRUPT_PIN
, 0x03);
277 void vt82c686b_ac97_init(PCIBus
*bus
, int devfn
)
281 dev
= pci_create(bus
, devfn
, TYPE_VT82C686B_AC97_DEVICE
);
282 qdev_init_nofail(&dev
->qdev
);
285 static void via_ac97_class_init(ObjectClass
*klass
, void *data
)
287 DeviceClass
*dc
= DEVICE_CLASS(klass
);
288 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
290 k
->realize
= vt82c686b_ac97_realize
;
291 k
->vendor_id
= PCI_VENDOR_ID_VIA
;
292 k
->device_id
= PCI_DEVICE_ID_VIA_AC97
;
294 k
->class_id
= PCI_CLASS_MULTIMEDIA_AUDIO
;
295 set_bit(DEVICE_CATEGORY_SOUND
, dc
->categories
);
299 static const TypeInfo via_ac97_info
= {
300 .name
= TYPE_VT82C686B_AC97_DEVICE
,
301 .parent
= TYPE_PCI_DEVICE
,
302 .instance_size
= sizeof(VT686AC97State
),
303 .class_init
= via_ac97_class_init
,
306 static void vt82c686b_mc97_realize(PCIDevice
*dev
, Error
**errp
)
308 VT686MC97State
*s
= VT82C686B_MC97_DEVICE(dev
);
309 uint8_t *pci_conf
= s
->dev
.config
;
311 pci_set_word(pci_conf
+ PCI_COMMAND
, PCI_COMMAND_INVALIDATE
|
312 PCI_COMMAND_VGA_PALETTE
);
313 pci_set_word(pci_conf
+ PCI_STATUS
, PCI_STATUS_DEVSEL_MEDIUM
);
314 pci_set_long(pci_conf
+ PCI_INTERRUPT_PIN
, 0x03);
317 void vt82c686b_mc97_init(PCIBus
*bus
, int devfn
)
321 dev
= pci_create(bus
, devfn
, TYPE_VT82C686B_MC97_DEVICE
);
322 qdev_init_nofail(&dev
->qdev
);
325 static void via_mc97_class_init(ObjectClass
*klass
, void *data
)
327 DeviceClass
*dc
= DEVICE_CLASS(klass
);
328 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
330 k
->realize
= vt82c686b_mc97_realize
;
331 k
->vendor_id
= PCI_VENDOR_ID_VIA
;
332 k
->device_id
= PCI_DEVICE_ID_VIA_MC97
;
333 k
->class_id
= PCI_CLASS_COMMUNICATION_OTHER
;
335 set_bit(DEVICE_CATEGORY_NETWORK
, dc
->categories
);
339 static const TypeInfo via_mc97_info
= {
340 .name
= TYPE_VT82C686B_MC97_DEVICE
,
341 .parent
= TYPE_PCI_DEVICE
,
342 .instance_size
= sizeof(VT686MC97State
),
343 .class_init
= via_mc97_class_init
,
346 /* vt82c686 pm init */
347 static void vt82c686b_pm_realize(PCIDevice
*dev
, Error
**errp
)
349 VT686PMState
*s
= VT82C686B_PM_DEVICE(dev
);
352 pci_conf
= s
->dev
.config
;
353 pci_set_word(pci_conf
+ PCI_COMMAND
, 0);
354 pci_set_word(pci_conf
+ PCI_STATUS
, PCI_STATUS_FAST_BACK
|
355 PCI_STATUS_DEVSEL_MEDIUM
);
357 /* 0x48-0x4B is Power Management I/O Base */
358 pci_set_long(pci_conf
+ 0x48, 0x00000001);
360 /* SMB ports:0xeee0~0xeeef */
361 s
->smb_io_base
=((s
->smb_io_base
& 0xfff0) + 0x0);
362 pci_conf
[0x90] = s
->smb_io_base
| 1;
363 pci_conf
[0x91] = s
->smb_io_base
>> 8;
364 pci_conf
[0xd2] = 0x90;
365 pm_smbus_init(&s
->dev
.qdev
, &s
->smb
);
366 memory_region_add_subregion(get_system_io(), s
->smb_io_base
, &s
->smb
.io
);
368 apm_init(dev
, &s
->apm
, NULL
, s
);
370 memory_region_init(&s
->io
, OBJECT(dev
), "vt82c686-pm", 64);
371 memory_region_set_enabled(&s
->io
, false);
372 memory_region_add_subregion(get_system_io(), 0, &s
->io
);
374 acpi_pm_tmr_init(&s
->ar
, pm_tmr_timer
, &s
->io
);
375 acpi_pm1_evt_init(&s
->ar
, pm_tmr_timer
, &s
->io
);
376 acpi_pm1_cnt_init(&s
->ar
, &s
->io
, false, false, 2);
379 I2CBus
*vt82c686b_pm_init(PCIBus
*bus
, int devfn
, uint32_t smb_io_base
,
385 dev
= pci_create(bus
, devfn
, TYPE_VT82C686B_PM_DEVICE
);
386 qdev_prop_set_uint32(&dev
->qdev
, "smb_io_base", smb_io_base
);
388 s
= VT82C686B_PM_DEVICE(dev
);
390 qdev_init_nofail(&dev
->qdev
);
395 static Property via_pm_properties
[] = {
396 DEFINE_PROP_UINT32("smb_io_base", VT686PMState
, smb_io_base
, 0),
397 DEFINE_PROP_END_OF_LIST(),
400 static void via_pm_class_init(ObjectClass
*klass
, void *data
)
402 DeviceClass
*dc
= DEVICE_CLASS(klass
);
403 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
405 k
->realize
= vt82c686b_pm_realize
;
406 k
->config_write
= pm_write_config
;
407 k
->vendor_id
= PCI_VENDOR_ID_VIA
;
408 k
->device_id
= PCI_DEVICE_ID_VIA_ACPI
;
409 k
->class_id
= PCI_CLASS_BRIDGE_OTHER
;
412 dc
->vmsd
= &vmstate_acpi
;
413 set_bit(DEVICE_CATEGORY_BRIDGE
, dc
->categories
);
414 dc
->props
= via_pm_properties
;
417 static const TypeInfo via_pm_info
= {
418 .name
= TYPE_VT82C686B_PM_DEVICE
,
419 .parent
= TYPE_PCI_DEVICE
,
420 .instance_size
= sizeof(VT686PMState
),
421 .class_init
= via_pm_class_init
,
424 static const VMStateDescription vmstate_via
= {
427 .minimum_version_id
= 1,
428 .fields
= (VMStateField
[]) {
429 VMSTATE_PCI_DEVICE(dev
, VT82C686BState
),
430 VMSTATE_END_OF_LIST()
434 /* init the PCI-to-ISA bridge */
435 static void vt82c686b_realize(PCIDevice
*d
, Error
**errp
)
437 VT82C686BState
*vt82c
= VT82C686B_DEVICE(d
);
443 isa_bus
= isa_bus_new(DEVICE(d
), get_system_memory(),
444 pci_address_space_io(d
), errp
);
449 pci_conf
= d
->config
;
450 pci_config_set_prog_interface(pci_conf
, 0x0);
453 for (i
= 0x00; i
< 0xff; i
++) {
454 if (i
<=0x03 || (i
>=0x08 && i
<=0x3f)) {
459 memory_region_init_io(&vt82c
->superio
, OBJECT(d
), &superio_ops
,
460 &vt82c
->superio_conf
, "superio", 2);
461 memory_region_set_enabled(&vt82c
->superio
, false);
462 /* The floppy also uses 0x3f0 and 0x3f1.
463 * But we do not emulate a floppy, so just set it here. */
464 memory_region_add_subregion(isa_bus
->address_space_io
, 0x3f0,
467 qemu_register_reset(vt82c686b_reset
, d
);
470 ISABus
*vt82c686b_init(PCIBus
*bus
, int devfn
)
474 d
= pci_create_simple_multifunction(bus
, devfn
, true,
475 TYPE_VT82C686B_DEVICE
);
477 return ISA_BUS(qdev_get_child_bus(DEVICE(d
), "isa.0"));
480 static void via_class_init(ObjectClass
*klass
, void *data
)
482 DeviceClass
*dc
= DEVICE_CLASS(klass
);
483 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
485 k
->realize
= vt82c686b_realize
;
486 k
->config_write
= vt82c686b_write_config
;
487 k
->vendor_id
= PCI_VENDOR_ID_VIA
;
488 k
->device_id
= PCI_DEVICE_ID_VIA_ISA_BRIDGE
;
489 k
->class_id
= PCI_CLASS_BRIDGE_ISA
;
491 dc
->desc
= "ISA bridge";
492 dc
->vmsd
= &vmstate_via
;
494 * Reason: part of VIA VT82C686 southbridge, needs to be wired up,
495 * e.g. by mips_fulong2e_init()
497 dc
->cannot_instantiate_with_device_add_yet
= true;
500 static const TypeInfo via_info
= {
501 .name
= TYPE_VT82C686B_DEVICE
,
502 .parent
= TYPE_PCI_DEVICE
,
503 .instance_size
= sizeof(VT82C686BState
),
504 .class_init
= via_class_init
,
507 static void vt82c686b_register_types(void)
509 type_register_static(&via_ac97_info
);
510 type_register_static(&via_mc97_info
);
511 type_register_static(&via_pm_info
);
512 type_register_static(&via_info
);
515 type_init(vt82c686b_register_types
)