2 * OpenRISC simulator for use as an IIS.
4 * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
5 * Feng Gao <gf91597@gmail.com>
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
27 #include "exec/address-spaces.h"
28 #include "sysemu/sysemu.h"
30 #include "sysemu/qtest.h"
32 #define KERNEL_LOAD_ADDR 0x100
34 static void main_cpu_reset(void *opaque
)
36 OpenRISCCPU
*cpu
= opaque
;
41 static void openrisc_sim_net_init(MemoryRegion
*address_space
,
44 qemu_irq irq
, NICInfo
*nd
)
49 dev
= qdev_create(NULL
, "open_eth");
50 qdev_set_nic_properties(dev
, nd
);
51 qdev_init_nofail(dev
);
53 s
= SYS_BUS_DEVICE(dev
);
54 sysbus_connect_irq(s
, 0, irq
);
55 memory_region_add_subregion(address_space
, base
,
56 sysbus_mmio_get_region(s
, 0));
57 memory_region_add_subregion(address_space
, descriptors
,
58 sysbus_mmio_get_region(s
, 1));
61 static void cpu_openrisc_load_kernel(ram_addr_t ram_size
,
62 const char *kernel_filename
,
69 if (kernel_filename
&& !qtest_enabled()) {
70 kernel_size
= load_elf(kernel_filename
, NULL
, NULL
,
71 &elf_entry
, NULL
, NULL
, 1, ELF_MACHINE
, 1);
73 if (kernel_size
< 0) {
74 kernel_size
= load_uimage(kernel_filename
,
77 if (kernel_size
< 0) {
78 kernel_size
= load_image_targphys(kernel_filename
,
80 ram_size
- KERNEL_LOAD_ADDR
);
81 entry
= KERNEL_LOAD_ADDR
;
84 if (kernel_size
< 0) {
85 qemu_log("QEMU: couldn't load the kernel '%s'\n",
94 static void openrisc_sim_init(QEMUMachineInitArgs
*args
)
96 ram_addr_t ram_size
= args
->ram_size
;
97 const char *cpu_model
= args
->cpu_model
;
98 const char *kernel_filename
= args
->kernel_filename
;
99 OpenRISCCPU
*cpu
= NULL
;
104 cpu_model
= "or1200";
107 for (n
= 0; n
< smp_cpus
; n
++) {
108 cpu
= cpu_openrisc_init(cpu_model
);
110 qemu_log("Unable to find CPU definition!\n");
113 qemu_register_reset(main_cpu_reset
, cpu
);
117 ram
= g_malloc(sizeof(*ram
));
118 memory_region_init_ram(ram
, "openrisc.ram", ram_size
);
119 vmstate_register_ram_global(ram
);
120 memory_region_add_subregion(get_system_memory(), 0, ram
);
122 cpu_openrisc_pic_init(cpu
);
123 cpu_openrisc_clock_init(cpu
);
125 serial_mm_init(get_system_memory(), 0x90000000, 0, cpu
->env
.irq
[2],
126 115200, serial_hds
[0], DEVICE_NATIVE_ENDIAN
);
128 if (nd_table
[0].used
) {
129 openrisc_sim_net_init(get_system_memory(), 0x92000000,
130 0x92000400, cpu
->env
.irq
[4], nd_table
);
133 cpu_openrisc_load_kernel(ram_size
, kernel_filename
, cpu
);
136 static QEMUMachine openrisc_sim_machine
= {
138 .desc
= "or32 simulation",
139 .init
= openrisc_sim_init
,
142 DEFAULT_MACHINE_OPTIONS
,
145 static void openrisc_sim_machine_init(void)
147 qemu_register_machine(&openrisc_sim_machine
);
150 machine_init(openrisc_sim_machine_init
);