vmxnet3: Report the Device Serial Number capability
[qemu/ar7.git] / hw / sparc64 / sun4u.c
blob7a433d33a757b2425cba4616de05120107913d52
1 /*
2 * QEMU Sun4u/Sun4v System Emulator
4 * Copyright (c) 2005 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
24 #include "hw/hw.h"
25 #include "hw/pci/pci.h"
26 #include "hw/pci-host/apb.h"
27 #include "hw/i386/pc.h"
28 #include "hw/char/serial.h"
29 #include "hw/timer/m48t59.h"
30 #include "hw/block/fdc.h"
31 #include "net/net.h"
32 #include "qemu/timer.h"
33 #include "sysemu/sysemu.h"
34 #include "hw/boards.h"
35 #include "hw/nvram/openbios_firmware_abi.h"
36 #include "hw/nvram/fw_cfg.h"
37 #include "hw/sysbus.h"
38 #include "hw/ide.h"
39 #include "hw/loader.h"
40 #include "elf.h"
41 #include "sysemu/block-backend.h"
42 #include "exec/address-spaces.h"
44 //#define DEBUG_IRQ
45 //#define DEBUG_EBUS
46 //#define DEBUG_TIMER
48 #ifdef DEBUG_IRQ
49 #define CPUIRQ_DPRINTF(fmt, ...) \
50 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
51 #else
52 #define CPUIRQ_DPRINTF(fmt, ...)
53 #endif
55 #ifdef DEBUG_EBUS
56 #define EBUS_DPRINTF(fmt, ...) \
57 do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0)
58 #else
59 #define EBUS_DPRINTF(fmt, ...)
60 #endif
62 #ifdef DEBUG_TIMER
63 #define TIMER_DPRINTF(fmt, ...) \
64 do { printf("TIMER: " fmt , ## __VA_ARGS__); } while (0)
65 #else
66 #define TIMER_DPRINTF(fmt, ...)
67 #endif
69 #define KERNEL_LOAD_ADDR 0x00404000
70 #define CMDLINE_ADDR 0x003ff000
71 #define PROM_SIZE_MAX (4 * 1024 * 1024)
72 #define PROM_VADDR 0x000ffd00000ULL
73 #define APB_SPECIAL_BASE 0x1fe00000000ULL
74 #define APB_MEM_BASE 0x1ff00000000ULL
75 #define APB_PCI_IO_BASE (APB_SPECIAL_BASE + 0x02000000ULL)
76 #define PROM_FILENAME "openbios-sparc64"
77 #define NVRAM_SIZE 0x2000
78 #define MAX_IDE_BUS 2
79 #define BIOS_CFG_IOPORT 0x510
80 #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
81 #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
82 #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
84 #define IVEC_MAX 0x40
86 #define TICK_MAX 0x7fffffffffffffffULL
88 struct hwdef {
89 const char * const default_cpu_model;
90 uint16_t machine_id;
91 uint64_t prom_addr;
92 uint64_t console_serial_base;
95 typedef struct EbusState {
96 PCIDevice pci_dev;
97 MemoryRegion bar0;
98 MemoryRegion bar1;
99 } EbusState;
101 int DMA_get_channel_mode (int nchan)
103 return 0;
105 int DMA_read_memory (int nchan, void *buf, int pos, int size)
107 return 0;
109 int DMA_write_memory (int nchan, void *buf, int pos, int size)
111 return 0;
113 void DMA_hold_DREQ (int nchan) {}
114 void DMA_release_DREQ (int nchan) {}
115 void DMA_schedule(void) {}
117 void DMA_init(int high_page_enable)
121 void DMA_register_channel (int nchan,
122 DMA_transfer_handler transfer_handler,
123 void *opaque)
127 static void fw_cfg_boot_set(void *opaque, const char *boot_device,
128 Error **errp)
130 fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
133 static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size,
134 const char *arch, ram_addr_t RAM_size,
135 const char *boot_devices,
136 uint32_t kernel_image, uint32_t kernel_size,
137 const char *cmdline,
138 uint32_t initrd_image, uint32_t initrd_size,
139 uint32_t NVRAM_image,
140 int width, int height, int depth,
141 const uint8_t *macaddr)
143 unsigned int i;
144 uint32_t start, end;
145 uint8_t image[0x1ff0];
146 struct OpenBIOS_nvpart_v1 *part_header;
147 NvramClass *k = NVRAM_GET_CLASS(nvram);
149 memset(image, '\0', sizeof(image));
151 start = 0;
153 // OpenBIOS nvram variables
154 // Variable partition
155 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
156 part_header->signature = OPENBIOS_PART_SYSTEM;
157 pstrcpy(part_header->name, sizeof(part_header->name), "system");
159 end = start + sizeof(struct OpenBIOS_nvpart_v1);
160 for (i = 0; i < nb_prom_envs; i++)
161 end = OpenBIOS_set_var(image, end, prom_envs[i]);
163 // End marker
164 image[end++] = '\0';
166 end = start + ((end - start + 15) & ~15);
167 OpenBIOS_finish_partition(part_header, end - start);
169 // free partition
170 start = end;
171 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
172 part_header->signature = OPENBIOS_PART_FREE;
173 pstrcpy(part_header->name, sizeof(part_header->name), "free");
175 end = 0x1fd0;
176 OpenBIOS_finish_partition(part_header, end - start);
178 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
180 for (i = 0; i < sizeof(image); i++) {
181 (k->write)(nvram, i, image[i]);
184 return 0;
187 static uint64_t sun4u_load_kernel(const char *kernel_filename,
188 const char *initrd_filename,
189 ram_addr_t RAM_size, uint64_t *initrd_size,
190 uint64_t *initrd_addr, uint64_t *kernel_addr,
191 uint64_t *kernel_entry)
193 int linux_boot;
194 unsigned int i;
195 long kernel_size;
196 uint8_t *ptr;
197 uint64_t kernel_top;
199 linux_boot = (kernel_filename != NULL);
201 kernel_size = 0;
202 if (linux_boot) {
203 int bswap_needed;
205 #ifdef BSWAP_NEEDED
206 bswap_needed = 1;
207 #else
208 bswap_needed = 0;
209 #endif
210 kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry,
211 kernel_addr, &kernel_top, 1, EM_SPARCV9, 0);
212 if (kernel_size < 0) {
213 *kernel_addr = KERNEL_LOAD_ADDR;
214 *kernel_entry = KERNEL_LOAD_ADDR;
215 kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
216 RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
217 TARGET_PAGE_SIZE);
219 if (kernel_size < 0) {
220 kernel_size = load_image_targphys(kernel_filename,
221 KERNEL_LOAD_ADDR,
222 RAM_size - KERNEL_LOAD_ADDR);
224 if (kernel_size < 0) {
225 fprintf(stderr, "qemu: could not load kernel '%s'\n",
226 kernel_filename);
227 exit(1);
229 /* load initrd above kernel */
230 *initrd_size = 0;
231 if (initrd_filename) {
232 *initrd_addr = TARGET_PAGE_ALIGN(kernel_top);
234 *initrd_size = load_image_targphys(initrd_filename,
235 *initrd_addr,
236 RAM_size - *initrd_addr);
237 if ((int)*initrd_size < 0) {
238 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
239 initrd_filename);
240 exit(1);
243 if (*initrd_size > 0) {
244 for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
245 ptr = rom_ptr(*kernel_addr + i);
246 if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */
247 stl_p(ptr + 24, *initrd_addr + *kernel_addr);
248 stl_p(ptr + 28, *initrd_size);
249 break;
254 return kernel_size;
257 void cpu_check_irqs(CPUSPARCState *env)
259 CPUState *cs;
260 uint32_t pil = env->pil_in |
261 (env->softint & ~(SOFTINT_TIMER | SOFTINT_STIMER));
263 /* TT_IVEC has a higher priority (16) than TT_EXTINT (31..17) */
264 if (env->ivec_status & 0x20) {
265 return;
267 cs = CPU(sparc_env_get_cpu(env));
268 /* check if TM or SM in SOFTINT are set
269 setting these also causes interrupt 14 */
270 if (env->softint & (SOFTINT_TIMER | SOFTINT_STIMER)) {
271 pil |= 1 << 14;
274 /* The bit corresponding to psrpil is (1<< psrpil), the next bit
275 is (2 << psrpil). */
276 if (pil < (2 << env->psrpil)){
277 if (cs->interrupt_request & CPU_INTERRUPT_HARD) {
278 CPUIRQ_DPRINTF("Reset CPU IRQ (current interrupt %x)\n",
279 env->interrupt_index);
280 env->interrupt_index = 0;
281 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
283 return;
286 if (cpu_interrupts_enabled(env)) {
288 unsigned int i;
290 for (i = 15; i > env->psrpil; i--) {
291 if (pil & (1 << i)) {
292 int old_interrupt = env->interrupt_index;
293 int new_interrupt = TT_EXTINT | i;
295 if (unlikely(env->tl > 0 && cpu_tsptr(env)->tt > new_interrupt
296 && ((cpu_tsptr(env)->tt & 0x1f0) == TT_EXTINT))) {
297 CPUIRQ_DPRINTF("Not setting CPU IRQ: TL=%d "
298 "current %x >= pending %x\n",
299 env->tl, cpu_tsptr(env)->tt, new_interrupt);
300 } else if (old_interrupt != new_interrupt) {
301 env->interrupt_index = new_interrupt;
302 CPUIRQ_DPRINTF("Set CPU IRQ %d old=%x new=%x\n", i,
303 old_interrupt, new_interrupt);
304 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
306 break;
309 } else if (cs->interrupt_request & CPU_INTERRUPT_HARD) {
310 CPUIRQ_DPRINTF("Interrupts disabled, pil=%08x pil_in=%08x softint=%08x "
311 "current interrupt %x\n",
312 pil, env->pil_in, env->softint, env->interrupt_index);
313 env->interrupt_index = 0;
314 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
318 static void cpu_kick_irq(SPARCCPU *cpu)
320 CPUState *cs = CPU(cpu);
321 CPUSPARCState *env = &cpu->env;
323 cs->halted = 0;
324 cpu_check_irqs(env);
325 qemu_cpu_kick(cs);
328 static void cpu_set_ivec_irq(void *opaque, int irq, int level)
330 SPARCCPU *cpu = opaque;
331 CPUSPARCState *env = &cpu->env;
332 CPUState *cs;
334 if (level) {
335 if (!(env->ivec_status & 0x20)) {
336 CPUIRQ_DPRINTF("Raise IVEC IRQ %d\n", irq);
337 cs = CPU(cpu);
338 cs->halted = 0;
339 env->interrupt_index = TT_IVEC;
340 env->ivec_status |= 0x20;
341 env->ivec_data[0] = (0x1f << 6) | irq;
342 env->ivec_data[1] = 0;
343 env->ivec_data[2] = 0;
344 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
346 } else {
347 if (env->ivec_status & 0x20) {
348 CPUIRQ_DPRINTF("Lower IVEC IRQ %d\n", irq);
349 cs = CPU(cpu);
350 env->ivec_status &= ~0x20;
351 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
356 typedef struct ResetData {
357 SPARCCPU *cpu;
358 uint64_t prom_addr;
359 } ResetData;
361 void cpu_put_timer(QEMUFile *f, CPUTimer *s)
363 qemu_put_be32s(f, &s->frequency);
364 qemu_put_be32s(f, &s->disabled);
365 qemu_put_be64s(f, &s->disabled_mask);
366 qemu_put_be32s(f, &s->npt);
367 qemu_put_be64s(f, &s->npt_mask);
368 qemu_put_sbe64s(f, &s->clock_offset);
370 timer_put(f, s->qtimer);
373 void cpu_get_timer(QEMUFile *f, CPUTimer *s)
375 qemu_get_be32s(f, &s->frequency);
376 qemu_get_be32s(f, &s->disabled);
377 qemu_get_be64s(f, &s->disabled_mask);
378 qemu_get_be32s(f, &s->npt);
379 qemu_get_be64s(f, &s->npt_mask);
380 qemu_get_sbe64s(f, &s->clock_offset);
382 timer_get(f, s->qtimer);
385 static CPUTimer *cpu_timer_create(const char *name, SPARCCPU *cpu,
386 QEMUBHFunc *cb, uint32_t frequency,
387 uint64_t disabled_mask, uint64_t npt_mask)
389 CPUTimer *timer = g_malloc0(sizeof (CPUTimer));
391 timer->name = name;
392 timer->frequency = frequency;
393 timer->disabled_mask = disabled_mask;
394 timer->npt_mask = npt_mask;
396 timer->disabled = 1;
397 timer->npt = 1;
398 timer->clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
400 timer->qtimer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cb, cpu);
402 return timer;
405 static void cpu_timer_reset(CPUTimer *timer)
407 timer->disabled = 1;
408 timer->clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
410 timer_del(timer->qtimer);
413 static void main_cpu_reset(void *opaque)
415 ResetData *s = (ResetData *)opaque;
416 CPUSPARCState *env = &s->cpu->env;
417 static unsigned int nr_resets;
419 cpu_reset(CPU(s->cpu));
421 cpu_timer_reset(env->tick);
422 cpu_timer_reset(env->stick);
423 cpu_timer_reset(env->hstick);
425 env->gregs[1] = 0; // Memory start
426 env->gregs[2] = ram_size; // Memory size
427 env->gregs[3] = 0; // Machine description XXX
428 if (nr_resets++ == 0) {
429 /* Power on reset */
430 env->pc = s->prom_addr + 0x20ULL;
431 } else {
432 env->pc = s->prom_addr + 0x40ULL;
434 env->npc = env->pc + 4;
437 static void tick_irq(void *opaque)
439 SPARCCPU *cpu = opaque;
440 CPUSPARCState *env = &cpu->env;
442 CPUTimer* timer = env->tick;
444 if (timer->disabled) {
445 CPUIRQ_DPRINTF("tick_irq: softint disabled\n");
446 return;
447 } else {
448 CPUIRQ_DPRINTF("tick: fire\n");
451 env->softint |= SOFTINT_TIMER;
452 cpu_kick_irq(cpu);
455 static void stick_irq(void *opaque)
457 SPARCCPU *cpu = opaque;
458 CPUSPARCState *env = &cpu->env;
460 CPUTimer* timer = env->stick;
462 if (timer->disabled) {
463 CPUIRQ_DPRINTF("stick_irq: softint disabled\n");
464 return;
465 } else {
466 CPUIRQ_DPRINTF("stick: fire\n");
469 env->softint |= SOFTINT_STIMER;
470 cpu_kick_irq(cpu);
473 static void hstick_irq(void *opaque)
475 SPARCCPU *cpu = opaque;
476 CPUSPARCState *env = &cpu->env;
478 CPUTimer* timer = env->hstick;
480 if (timer->disabled) {
481 CPUIRQ_DPRINTF("hstick_irq: softint disabled\n");
482 return;
483 } else {
484 CPUIRQ_DPRINTF("hstick: fire\n");
487 env->softint |= SOFTINT_STIMER;
488 cpu_kick_irq(cpu);
491 static int64_t cpu_to_timer_ticks(int64_t cpu_ticks, uint32_t frequency)
493 return muldiv64(cpu_ticks, get_ticks_per_sec(), frequency);
496 static uint64_t timer_to_cpu_ticks(int64_t timer_ticks, uint32_t frequency)
498 return muldiv64(timer_ticks, frequency, get_ticks_per_sec());
501 void cpu_tick_set_count(CPUTimer *timer, uint64_t count)
503 uint64_t real_count = count & ~timer->npt_mask;
504 uint64_t npt_bit = count & timer->npt_mask;
506 int64_t vm_clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) -
507 cpu_to_timer_ticks(real_count, timer->frequency);
509 TIMER_DPRINTF("%s set_count count=0x%016lx (npt %s) p=%p\n",
510 timer->name, real_count,
511 timer->npt ? "disabled" : "enabled", timer);
513 timer->npt = npt_bit ? 1 : 0;
514 timer->clock_offset = vm_clock_offset;
517 uint64_t cpu_tick_get_count(CPUTimer *timer)
519 uint64_t real_count = timer_to_cpu_ticks(
520 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - timer->clock_offset,
521 timer->frequency);
523 TIMER_DPRINTF("%s get_count count=0x%016lx (npt %s) p=%p\n",
524 timer->name, real_count,
525 timer->npt ? "disabled" : "enabled", timer);
527 if (timer->npt) {
528 real_count |= timer->npt_mask;
531 return real_count;
534 void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit)
536 int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
538 uint64_t real_limit = limit & ~timer->disabled_mask;
539 timer->disabled = (limit & timer->disabled_mask) ? 1 : 0;
541 int64_t expires = cpu_to_timer_ticks(real_limit, timer->frequency) +
542 timer->clock_offset;
544 if (expires < now) {
545 expires = now + 1;
548 TIMER_DPRINTF("%s set_limit limit=0x%016lx (%s) p=%p "
549 "called with limit=0x%016lx at 0x%016lx (delta=0x%016lx)\n",
550 timer->name, real_limit,
551 timer->disabled?"disabled":"enabled",
552 timer, limit,
553 timer_to_cpu_ticks(now - timer->clock_offset,
554 timer->frequency),
555 timer_to_cpu_ticks(expires - now, timer->frequency));
557 if (!real_limit) {
558 TIMER_DPRINTF("%s set_limit limit=ZERO - not starting timer\n",
559 timer->name);
560 timer_del(timer->qtimer);
561 } else if (timer->disabled) {
562 timer_del(timer->qtimer);
563 } else {
564 timer_mod(timer->qtimer, expires);
568 static void isa_irq_handler(void *opaque, int n, int level)
570 static const int isa_irq_to_ivec[16] = {
571 [1] = 0x29, /* keyboard */
572 [4] = 0x2b, /* serial */
573 [6] = 0x27, /* floppy */
574 [7] = 0x22, /* parallel */
575 [12] = 0x2a, /* mouse */
577 qemu_irq *irqs = opaque;
578 int ivec;
580 assert(n < 16);
581 ivec = isa_irq_to_ivec[n];
582 EBUS_DPRINTF("Set ISA IRQ %d level %d -> ivec 0x%x\n", n, level, ivec);
583 if (ivec) {
584 qemu_set_irq(irqs[ivec], level);
588 /* EBUS (Eight bit bus) bridge */
589 static ISABus *
590 pci_ebus_init(PCIBus *bus, int devfn, qemu_irq *irqs)
592 qemu_irq *isa_irq;
593 PCIDevice *pci_dev;
594 ISABus *isa_bus;
596 pci_dev = pci_create_simple(bus, devfn, "ebus");
597 isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(pci_dev), "isa.0"));
598 isa_irq = qemu_allocate_irqs(isa_irq_handler, irqs, 16);
599 isa_bus_irqs(isa_bus, isa_irq);
600 return isa_bus;
603 static int
604 pci_ebus_init1(PCIDevice *pci_dev)
606 EbusState *s = DO_UPCAST(EbusState, pci_dev, pci_dev);
608 isa_bus_new(DEVICE(pci_dev), get_system_memory(),
609 pci_address_space_io(pci_dev));
611 pci_dev->config[0x04] = 0x06; // command = bus master, pci mem
612 pci_dev->config[0x05] = 0x00;
613 pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
614 pci_dev->config[0x07] = 0x03; // status = medium devsel
615 pci_dev->config[0x09] = 0x00; // programming i/f
616 pci_dev->config[0x0D] = 0x0a; // latency_timer
618 memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(),
619 0, 0x1000000);
620 pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0);
621 memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(),
622 0, 0x4000);
623 pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1);
624 return 0;
627 static void ebus_class_init(ObjectClass *klass, void *data)
629 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
631 k->init = pci_ebus_init1;
632 k->vendor_id = PCI_VENDOR_ID_SUN;
633 k->device_id = PCI_DEVICE_ID_SUN_EBUS;
634 k->revision = 0x01;
635 k->class_id = PCI_CLASS_BRIDGE_OTHER;
638 static const TypeInfo ebus_info = {
639 .name = "ebus",
640 .parent = TYPE_PCI_DEVICE,
641 .instance_size = sizeof(EbusState),
642 .class_init = ebus_class_init,
645 #define TYPE_OPENPROM "openprom"
646 #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM)
648 typedef struct PROMState {
649 SysBusDevice parent_obj;
651 MemoryRegion prom;
652 } PROMState;
654 static uint64_t translate_prom_address(void *opaque, uint64_t addr)
656 hwaddr *base_addr = (hwaddr *)opaque;
657 return addr + *base_addr - PROM_VADDR;
660 /* Boot PROM (OpenBIOS) */
661 static void prom_init(hwaddr addr, const char *bios_name)
663 DeviceState *dev;
664 SysBusDevice *s;
665 char *filename;
666 int ret;
668 dev = qdev_create(NULL, TYPE_OPENPROM);
669 qdev_init_nofail(dev);
670 s = SYS_BUS_DEVICE(dev);
672 sysbus_mmio_map(s, 0, addr);
674 /* load boot prom */
675 if (bios_name == NULL) {
676 bios_name = PROM_FILENAME;
678 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
679 if (filename) {
680 ret = load_elf(filename, translate_prom_address, &addr,
681 NULL, NULL, NULL, 1, EM_SPARCV9, 0);
682 if (ret < 0 || ret > PROM_SIZE_MAX) {
683 ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
685 g_free(filename);
686 } else {
687 ret = -1;
689 if (ret < 0 || ret > PROM_SIZE_MAX) {
690 fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
691 exit(1);
695 static int prom_init1(SysBusDevice *dev)
697 PROMState *s = OPENPROM(dev);
699 memory_region_init_ram(&s->prom, OBJECT(s), "sun4u.prom", PROM_SIZE_MAX,
700 &error_fatal);
701 vmstate_register_ram_global(&s->prom);
702 memory_region_set_readonly(&s->prom, true);
703 sysbus_init_mmio(dev, &s->prom);
704 return 0;
707 static Property prom_properties[] = {
708 {/* end of property list */},
711 static void prom_class_init(ObjectClass *klass, void *data)
713 DeviceClass *dc = DEVICE_CLASS(klass);
714 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
716 k->init = prom_init1;
717 dc->props = prom_properties;
720 static const TypeInfo prom_info = {
721 .name = TYPE_OPENPROM,
722 .parent = TYPE_SYS_BUS_DEVICE,
723 .instance_size = sizeof(PROMState),
724 .class_init = prom_class_init,
728 #define TYPE_SUN4U_MEMORY "memory"
729 #define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY)
731 typedef struct RamDevice {
732 SysBusDevice parent_obj;
734 MemoryRegion ram;
735 uint64_t size;
736 } RamDevice;
738 /* System RAM */
739 static int ram_init1(SysBusDevice *dev)
741 RamDevice *d = SUN4U_RAM(dev);
743 memory_region_init_ram(&d->ram, OBJECT(d), "sun4u.ram", d->size,
744 &error_fatal);
745 vmstate_register_ram_global(&d->ram);
746 sysbus_init_mmio(dev, &d->ram);
747 return 0;
750 static void ram_init(hwaddr addr, ram_addr_t RAM_size)
752 DeviceState *dev;
753 SysBusDevice *s;
754 RamDevice *d;
756 /* allocate RAM */
757 dev = qdev_create(NULL, TYPE_SUN4U_MEMORY);
758 s = SYS_BUS_DEVICE(dev);
760 d = SUN4U_RAM(dev);
761 d->size = RAM_size;
762 qdev_init_nofail(dev);
764 sysbus_mmio_map(s, 0, addr);
767 static Property ram_properties[] = {
768 DEFINE_PROP_UINT64("size", RamDevice, size, 0),
769 DEFINE_PROP_END_OF_LIST(),
772 static void ram_class_init(ObjectClass *klass, void *data)
774 DeviceClass *dc = DEVICE_CLASS(klass);
775 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
777 k->init = ram_init1;
778 dc->props = ram_properties;
781 static const TypeInfo ram_info = {
782 .name = TYPE_SUN4U_MEMORY,
783 .parent = TYPE_SYS_BUS_DEVICE,
784 .instance_size = sizeof(RamDevice),
785 .class_init = ram_class_init,
788 static SPARCCPU *cpu_devinit(const char *cpu_model, const struct hwdef *hwdef)
790 SPARCCPU *cpu;
791 CPUSPARCState *env;
792 ResetData *reset_info;
794 uint32_t tick_frequency = 100*1000000;
795 uint32_t stick_frequency = 100*1000000;
796 uint32_t hstick_frequency = 100*1000000;
798 if (cpu_model == NULL) {
799 cpu_model = hwdef->default_cpu_model;
801 cpu = cpu_sparc_init(cpu_model);
802 if (cpu == NULL) {
803 fprintf(stderr, "Unable to find Sparc CPU definition\n");
804 exit(1);
806 env = &cpu->env;
808 env->tick = cpu_timer_create("tick", cpu, tick_irq,
809 tick_frequency, TICK_INT_DIS,
810 TICK_NPT_MASK);
812 env->stick = cpu_timer_create("stick", cpu, stick_irq,
813 stick_frequency, TICK_INT_DIS,
814 TICK_NPT_MASK);
816 env->hstick = cpu_timer_create("hstick", cpu, hstick_irq,
817 hstick_frequency, TICK_INT_DIS,
818 TICK_NPT_MASK);
820 reset_info = g_malloc0(sizeof(ResetData));
821 reset_info->cpu = cpu;
822 reset_info->prom_addr = hwdef->prom_addr;
823 qemu_register_reset(main_cpu_reset, reset_info);
825 return cpu;
828 static void sun4uv_init(MemoryRegion *address_space_mem,
829 MachineState *machine,
830 const struct hwdef *hwdef)
832 SPARCCPU *cpu;
833 Nvram *nvram;
834 unsigned int i;
835 uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry;
836 PCIBus *pci_bus, *pci_bus2, *pci_bus3;
837 ISABus *isa_bus;
838 SysBusDevice *s;
839 qemu_irq *ivec_irqs, *pbm_irqs;
840 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
841 DriveInfo *fd[MAX_FD];
842 FWCfgState *fw_cfg;
844 /* init CPUs */
845 cpu = cpu_devinit(machine->cpu_model, hwdef);
847 /* set up devices */
848 ram_init(0, machine->ram_size);
850 prom_init(hwdef->prom_addr, bios_name);
852 ivec_irqs = qemu_allocate_irqs(cpu_set_ivec_irq, cpu, IVEC_MAX);
853 pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, ivec_irqs, &pci_bus2,
854 &pci_bus3, &pbm_irqs);
855 pci_vga_init(pci_bus);
857 // XXX Should be pci_bus3
858 isa_bus = pci_ebus_init(pci_bus, -1, pbm_irqs);
860 i = 0;
861 if (hwdef->console_serial_base) {
862 serial_mm_init(address_space_mem, hwdef->console_serial_base, 0,
863 NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN);
864 i++;
867 serial_hds_isa_init(isa_bus, MAX_SERIAL_PORTS);
868 parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);
870 for(i = 0; i < nb_nics; i++)
871 pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL);
873 ide_drive_get(hd, ARRAY_SIZE(hd));
875 pci_cmd646_ide_init(pci_bus, hd, 1);
877 isa_create_simple(isa_bus, "i8042");
878 for(i = 0; i < MAX_FD; i++) {
879 fd[i] = drive_get(IF_FLOPPY, 0, i);
881 fdctrl_init_isa(isa_bus, fd);
883 /* Map NVRAM into I/O (ebus) space */
884 nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59);
885 s = SYS_BUS_DEVICE(nvram);
886 memory_region_add_subregion(get_system_io(), 0x2000,
887 sysbus_mmio_get_region(s, 0));
889 initrd_size = 0;
890 initrd_addr = 0;
891 kernel_size = sun4u_load_kernel(machine->kernel_filename,
892 machine->initrd_filename,
893 ram_size, &initrd_size, &initrd_addr,
894 &kernel_addr, &kernel_entry);
896 sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size,
897 machine->boot_order,
898 kernel_addr, kernel_size,
899 machine->kernel_cmdline,
900 initrd_addr, initrd_size,
901 /* XXX: need an option to load a NVRAM image */
903 graphic_width, graphic_height, graphic_depth,
904 (uint8_t *)&nd_table[0].macaddr);
906 fw_cfg = fw_cfg_init_io(BIOS_CFG_IOPORT);
907 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
908 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
909 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
910 fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry);
911 fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
912 if (machine->kernel_cmdline) {
913 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
914 strlen(machine->kernel_cmdline) + 1);
915 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline);
916 } else {
917 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
919 fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
920 fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
921 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]);
923 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width);
924 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height);
925 fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth);
927 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
930 enum {
931 sun4u_id = 0,
932 sun4v_id = 64,
933 niagara_id,
936 static const struct hwdef hwdefs[] = {
937 /* Sun4u generic PC-like machine */
939 .default_cpu_model = "TI UltraSparc IIi",
940 .machine_id = sun4u_id,
941 .prom_addr = 0x1fff0000000ULL,
942 .console_serial_base = 0,
944 /* Sun4v generic PC-like machine */
946 .default_cpu_model = "Sun UltraSparc T1",
947 .machine_id = sun4v_id,
948 .prom_addr = 0x1fff0000000ULL,
949 .console_serial_base = 0,
951 /* Sun4v generic Niagara machine */
953 .default_cpu_model = "Sun UltraSparc T1",
954 .machine_id = niagara_id,
955 .prom_addr = 0xfff0000000ULL,
956 .console_serial_base = 0xfff0c2c000ULL,
960 /* Sun4u hardware initialisation */
961 static void sun4u_init(MachineState *machine)
963 sun4uv_init(get_system_memory(), machine, &hwdefs[0]);
966 /* Sun4v hardware initialisation */
967 static void sun4v_init(MachineState *machine)
969 sun4uv_init(get_system_memory(), machine, &hwdefs[1]);
972 /* Niagara hardware initialisation */
973 static void niagara_init(MachineState *machine)
975 sun4uv_init(get_system_memory(), machine, &hwdefs[2]);
978 static void sun4u_class_init(ObjectClass *oc, void *data)
980 MachineClass *mc = MACHINE_CLASS(oc);
982 mc->desc = "Sun4u platform";
983 mc->init = sun4u_init;
984 mc->max_cpus = 1; /* XXX for now */
985 mc->is_default = 1;
986 mc->default_boot_order = "c";
989 static const TypeInfo sun4u_type = {
990 .name = MACHINE_TYPE_NAME("sun4u"),
991 .parent = TYPE_MACHINE,
992 .class_init = sun4u_class_init,
995 static void sun4v_class_init(ObjectClass *oc, void *data)
997 MachineClass *mc = MACHINE_CLASS(oc);
999 mc->desc = "Sun4v platform";
1000 mc->init = sun4v_init;
1001 mc->max_cpus = 1; /* XXX for now */
1002 mc->default_boot_order = "c";
1005 static const TypeInfo sun4v_type = {
1006 .name = MACHINE_TYPE_NAME("sun4v"),
1007 .parent = TYPE_MACHINE,
1008 .class_init = sun4v_class_init,
1011 static void niagara_class_init(ObjectClass *oc, void *data)
1013 MachineClass *mc = MACHINE_CLASS(oc);
1015 mc->desc = "Sun4v platform, Niagara";
1016 mc->init = niagara_init;
1017 mc->max_cpus = 1; /* XXX for now */
1018 mc->default_boot_order = "c";
1021 static const TypeInfo niagara_type = {
1022 .name = MACHINE_TYPE_NAME("Niagara"),
1023 .parent = TYPE_MACHINE,
1024 .class_init = niagara_class_init,
1027 static void sun4u_register_types(void)
1029 type_register_static(&ebus_info);
1030 type_register_static(&prom_info);
1031 type_register_static(&ram_info);
1034 static void sun4u_machine_init(void)
1036 type_register_static(&sun4u_type);
1037 type_register_static(&sun4v_type);
1038 type_register_static(&niagara_type);
1041 type_init(sun4u_register_types)
1042 machine_init(sun4u_machine_init)