2 * tpm_tis.c - QEMU's TPM TIS interface emulator
4 * Copyright (C) 2006,2010-2013 IBM Corporation
7 * Stefan Berger <stefanb@us.ibm.com>
8 * David Safford <safford@us.ibm.com>
10 * Xen 4 support: Andrease Niederl <andreas.niederl@iaik.tugraz.at>
12 * This work is licensed under the terms of the GNU GPL, version 2 or later.
13 * See the COPYING file in the top-level directory.
15 * Implementation of the TIS interface according to specs found at
16 * http://www.trustedcomputinggroup.org. This implementation currently
17 * supports version 1.3, 21 March 2013
18 * In the developers menu choose the PC Client section then find the TIS
21 * TPM TIS for TPM 2 implementation following TCG PC Client Platform
22 * TPM Profile (PTP) Specification, Familiy 2.0, Revision 00.43
25 #include "qemu/osdep.h"
26 #include "hw/isa/isa.h"
27 #include "qapi/error.h"
29 #include "hw/acpi/tpm.h"
30 #include "hw/pci/pci_ids.h"
31 #include "sysemu/tpm_backend.h"
36 #define TPM_TIS_NUM_LOCALITIES 5 /* per spec */
37 #define TPM_TIS_LOCALITY_SHIFT 12
38 #define TPM_TIS_NO_LOCALITY 0xff
40 #define TPM_TIS_IS_VALID_LOCTY(x) ((x) < TPM_TIS_NUM_LOCALITIES)
42 #define TPM_TIS_BUFFER_MAX 4096
45 TPM_TIS_STATE_IDLE
= 0,
47 TPM_TIS_STATE_COMPLETION
,
48 TPM_TIS_STATE_EXECUTION
,
49 TPM_TIS_STATE_RECEPTION
,
52 /* locality data -- all fields are persisted */
53 typedef struct TPMLocality
{
62 typedef struct TPMState
{
66 unsigned char buffer
[TPM_TIS_BUFFER_MAX
];
70 uint8_t aborting_locty
;
73 TPMLocality loc
[TPM_TIS_NUM_LOCALITIES
];
80 TPMBackend
*be_driver
;
81 TPMVersion be_tpm_version
;
83 size_t be_buffer_size
;
86 #define TPM(obj) OBJECT_CHECK(TPMState, (obj), TYPE_TPM_TIS)
90 /* local prototypes */
92 static uint64_t tpm_tis_mmio_read(void *opaque
, hwaddr addr
,
95 /* utility functions */
97 static uint8_t tpm_tis_locality_from_addr(hwaddr addr
)
99 return (uint8_t)((addr
>> TPM_TIS_LOCALITY_SHIFT
) & 0x7);
102 static void tpm_tis_show_buffer(const unsigned char *buffer
,
103 size_t buffer_size
, const char *string
)
107 len
= MIN(tpm_cmd_get_size(buffer
), buffer_size
);
108 printf("tpm_tis: %s length = %d\n", string
, len
);
109 for (i
= 0; i
< len
; i
++) {
110 if (i
&& !(i
% 16)) {
113 printf("%.2X ", buffer
[i
]);
119 * Set the given flags in the STS register by clearing the register but
120 * preserving the SELFTEST_DONE and TPM_FAMILY_MASK flags and then setting
123 * The SELFTEST_DONE flag is acquired from the backend that determines it by
124 * peeking into TPM commands.
126 * A VM suspend/resume will preserve the flag by storing it into the VM
127 * device state, but the backend will not remember it when QEMU is started
128 * again. Therefore, we cache the flag here. Once set, it will not be unset
131 static void tpm_tis_sts_set(TPMLocality
*l
, uint32_t flags
)
133 l
->sts
&= TPM_TIS_STS_SELFTEST_DONE
| TPM_TIS_STS_TPM_FAMILY_MASK
;
138 * Send a request to the TPM.
140 static void tpm_tis_tpm_send(TPMState
*s
, uint8_t locty
)
143 tpm_tis_show_buffer(s
->buffer
, s
->be_buffer_size
,
148 * rw_offset serves as length indicator for length of data;
149 * it's reset when the response comes back
151 s
->loc
[locty
].state
= TPM_TIS_STATE_EXECUTION
;
153 s
->cmd
= (TPMBackendCmd
) {
156 .in_len
= s
->rw_offset
,
158 .out_len
= s
->be_buffer_size
,
161 tpm_backend_deliver_request(s
->be_driver
, &s
->cmd
);
164 /* raise an interrupt if allowed */
165 static void tpm_tis_raise_irq(TPMState
*s
, uint8_t locty
, uint32_t irqmask
)
167 if (!TPM_TIS_IS_VALID_LOCTY(locty
)) {
171 if ((s
->loc
[locty
].inte
& TPM_TIS_INT_ENABLED
) &&
172 (s
->loc
[locty
].inte
& irqmask
)) {
173 trace_tpm_tis_raise_irq(irqmask
);
174 qemu_irq_raise(s
->irq
);
175 s
->loc
[locty
].ints
|= irqmask
;
179 static uint32_t tpm_tis_check_request_use_except(TPMState
*s
, uint8_t locty
)
183 for (l
= 0; l
< TPM_TIS_NUM_LOCALITIES
; l
++) {
187 if ((s
->loc
[l
].access
& TPM_TIS_ACCESS_REQUEST_USE
)) {
195 static void tpm_tis_new_active_locality(TPMState
*s
, uint8_t new_active_locty
)
197 bool change
= (s
->active_locty
!= new_active_locty
);
201 if (change
&& TPM_TIS_IS_VALID_LOCTY(s
->active_locty
)) {
202 is_seize
= TPM_TIS_IS_VALID_LOCTY(new_active_locty
) &&
203 s
->loc
[new_active_locty
].access
& TPM_TIS_ACCESS_SEIZE
;
206 mask
= ~(TPM_TIS_ACCESS_ACTIVE_LOCALITY
);
208 mask
= ~(TPM_TIS_ACCESS_ACTIVE_LOCALITY
|
209 TPM_TIS_ACCESS_REQUEST_USE
);
211 /* reset flags on the old active locality */
212 s
->loc
[s
->active_locty
].access
&= mask
;
215 s
->loc
[s
->active_locty
].access
|= TPM_TIS_ACCESS_BEEN_SEIZED
;
219 s
->active_locty
= new_active_locty
;
221 trace_tpm_tis_new_active_locality(s
->active_locty
);
223 if (TPM_TIS_IS_VALID_LOCTY(new_active_locty
)) {
224 /* set flags on the new active locality */
225 s
->loc
[new_active_locty
].access
|= TPM_TIS_ACCESS_ACTIVE_LOCALITY
;
226 s
->loc
[new_active_locty
].access
&= ~(TPM_TIS_ACCESS_REQUEST_USE
|
227 TPM_TIS_ACCESS_SEIZE
);
231 tpm_tis_raise_irq(s
, s
->active_locty
, TPM_TIS_INT_LOCALITY_CHANGED
);
235 /* abort -- this function switches the locality */
236 static void tpm_tis_abort(TPMState
*s
, uint8_t locty
)
240 trace_tpm_tis_abort(s
->next_locty
);
243 * Need to react differently depending on who's aborting now and
244 * which locality will become active afterwards.
246 if (s
->aborting_locty
== s
->next_locty
) {
247 s
->loc
[s
->aborting_locty
].state
= TPM_TIS_STATE_READY
;
248 tpm_tis_sts_set(&s
->loc
[s
->aborting_locty
],
249 TPM_TIS_STS_COMMAND_READY
);
250 tpm_tis_raise_irq(s
, s
->aborting_locty
, TPM_TIS_INT_COMMAND_READY
);
253 /* locality after abort is another one than the current one */
254 tpm_tis_new_active_locality(s
, s
->next_locty
);
256 s
->next_locty
= TPM_TIS_NO_LOCALITY
;
257 /* nobody's aborting a command anymore */
258 s
->aborting_locty
= TPM_TIS_NO_LOCALITY
;
261 /* prepare aborting current command */
262 static void tpm_tis_prep_abort(TPMState
*s
, uint8_t locty
, uint8_t newlocty
)
266 s
->aborting_locty
= locty
;
267 s
->next_locty
= newlocty
; /* locality after successful abort */
270 * only abort a command using an interrupt if currently executing
271 * a command AND if there's a valid connection to the vTPM.
273 for (busy_locty
= 0; busy_locty
< TPM_TIS_NUM_LOCALITIES
; busy_locty
++) {
274 if (s
->loc
[busy_locty
].state
== TPM_TIS_STATE_EXECUTION
) {
276 * request the backend to cancel. Some backends may not
279 tpm_backend_cancel_cmd(s
->be_driver
);
284 tpm_tis_abort(s
, locty
);
288 * Callback from the TPM to indicate that the response was received.
290 static void tpm_tis_request_completed(TPMIf
*ti
, int ret
)
292 TPMState
*s
= TPM(ti
);
293 uint8_t locty
= s
->cmd
.locty
;
296 if (s
->cmd
.selftest_done
) {
297 for (l
= 0; l
< TPM_TIS_NUM_LOCALITIES
; l
++) {
298 s
->loc
[locty
].sts
|= TPM_TIS_STS_SELFTEST_DONE
;
302 /* FIXME: report error if ret != 0 */
303 tpm_tis_sts_set(&s
->loc
[locty
],
304 TPM_TIS_STS_VALID
| TPM_TIS_STS_DATA_AVAILABLE
);
305 s
->loc
[locty
].state
= TPM_TIS_STATE_COMPLETION
;
309 tpm_tis_show_buffer(s
->buffer
, s
->be_buffer_size
,
310 "tpm_tis: From TPM");
313 if (TPM_TIS_IS_VALID_LOCTY(s
->next_locty
)) {
314 tpm_tis_abort(s
, locty
);
317 tpm_tis_raise_irq(s
, locty
,
318 TPM_TIS_INT_DATA_AVAILABLE
| TPM_TIS_INT_STS_VALID
);
322 * Read a byte of response data
324 static uint32_t tpm_tis_data_read(TPMState
*s
, uint8_t locty
)
326 uint32_t ret
= TPM_TIS_NO_DATA_BYTE
;
329 if ((s
->loc
[locty
].sts
& TPM_TIS_STS_DATA_AVAILABLE
)) {
330 len
= MIN(tpm_cmd_get_size(&s
->buffer
),
333 ret
= s
->buffer
[s
->rw_offset
++];
334 if (s
->rw_offset
>= len
) {
336 tpm_tis_sts_set(&s
->loc
[locty
], TPM_TIS_STS_VALID
);
337 tpm_tis_raise_irq(s
, locty
, TPM_TIS_INT_STS_VALID
);
339 trace_tpm_tis_data_read(ret
, s
->rw_offset
- 1);
346 static void tpm_tis_dump_state(void *opaque
, hwaddr addr
)
348 static const unsigned regs
[] = {
350 TPM_TIS_REG_INT_ENABLE
,
351 TPM_TIS_REG_INT_VECTOR
,
352 TPM_TIS_REG_INT_STATUS
,
353 TPM_TIS_REG_INTF_CAPABILITY
,
359 uint8_t locty
= tpm_tis_locality_from_addr(addr
);
360 hwaddr base
= addr
& ~0xfff;
361 TPMState
*s
= opaque
;
363 printf("tpm_tis: active locality : %d\n"
364 "tpm_tis: state of locality %d : %d\n"
365 "tpm_tis: register dump:\n",
367 locty
, s
->loc
[locty
].state
);
369 for (idx
= 0; regs
[idx
] != 0xfff; idx
++) {
370 printf("tpm_tis: 0x%04x : 0x%08x\n", regs
[idx
],
371 (int)tpm_tis_mmio_read(opaque
, base
+ regs
[idx
], 4));
374 printf("tpm_tis: r/w offset : %d\n"
375 "tpm_tis: result buffer : ",
378 idx
< MIN(tpm_cmd_get_size(&s
->buffer
), s
->be_buffer_size
);
381 s
->rw_offset
== idx
? '>' : ' ',
383 ((idx
& 0xf) == 0xf) ? "\ntpm_tis: " : "");
390 * Read a register of the TIS interface
391 * See specs pages 33-63 for description of the registers
393 static uint64_t tpm_tis_mmio_read(void *opaque
, hwaddr addr
,
396 TPMState
*s
= opaque
;
397 uint16_t offset
= addr
& 0xffc;
398 uint8_t shift
= (addr
& 0x3) * 8;
399 uint32_t val
= 0xffffffff;
400 uint8_t locty
= tpm_tis_locality_from_addr(addr
);
404 if (tpm_backend_had_startup_error(s
->be_driver
)) {
409 case TPM_TIS_REG_ACCESS
:
410 /* never show the SEIZE flag even though we use it internally */
411 val
= s
->loc
[locty
].access
& ~TPM_TIS_ACCESS_SEIZE
;
412 /* the pending flag is always calculated */
413 if (tpm_tis_check_request_use_except(s
, locty
)) {
414 val
|= TPM_TIS_ACCESS_PENDING_REQUEST
;
416 val
|= !tpm_backend_get_tpm_established_flag(s
->be_driver
);
418 case TPM_TIS_REG_INT_ENABLE
:
419 val
= s
->loc
[locty
].inte
;
421 case TPM_TIS_REG_INT_VECTOR
:
424 case TPM_TIS_REG_INT_STATUS
:
425 val
= s
->loc
[locty
].ints
;
427 case TPM_TIS_REG_INTF_CAPABILITY
:
428 switch (s
->be_tpm_version
) {
429 case TPM_VERSION_UNSPEC
:
432 case TPM_VERSION_1_2
:
433 val
= TPM_TIS_CAPABILITIES_SUPPORTED1_3
;
435 case TPM_VERSION_2_0
:
436 val
= TPM_TIS_CAPABILITIES_SUPPORTED2_0
;
440 case TPM_TIS_REG_STS
:
441 if (s
->active_locty
== locty
) {
442 if ((s
->loc
[locty
].sts
& TPM_TIS_STS_DATA_AVAILABLE
)) {
443 val
= TPM_TIS_BURST_COUNT(
444 MIN(tpm_cmd_get_size(&s
->buffer
),
446 - s
->rw_offset
) | s
->loc
[locty
].sts
;
448 avail
= s
->be_buffer_size
- s
->rw_offset
;
450 * byte-sized reads should not return 0x00 for 0x100
453 if (size
== 1 && avail
> 0xff) {
456 val
= TPM_TIS_BURST_COUNT(avail
) | s
->loc
[locty
].sts
;
460 case TPM_TIS_REG_DATA_FIFO
:
461 case TPM_TIS_REG_DATA_XFIFO
... TPM_TIS_REG_DATA_XFIFO_END
:
462 if (s
->active_locty
== locty
) {
463 if (size
> 4 - (addr
& 0x3)) {
464 /* prevent access beyond FIFO */
465 size
= 4 - (addr
& 0x3);
470 switch (s
->loc
[locty
].state
) {
471 case TPM_TIS_STATE_COMPLETION
:
472 v
= tpm_tis_data_read(s
, locty
);
475 v
= TPM_TIS_NO_DATA_BYTE
;
482 shift
= 0; /* no more adjustments */
485 case TPM_TIS_REG_INTERFACE_ID
:
486 val
= s
->loc
[locty
].iface_id
;
488 case TPM_TIS_REG_DID_VID
:
489 val
= (TPM_TIS_TPM_DID
<< 16) | TPM_TIS_TPM_VID
;
491 case TPM_TIS_REG_RID
:
492 val
= TPM_TIS_TPM_RID
;
495 case TPM_TIS_REG_DEBUG
:
496 tpm_tis_dump_state(opaque
, addr
);
505 trace_tpm_tis_mmio_read(size
, addr
, val
);
511 * Write a value to a register of the TIS interface
512 * See specs pages 33-63 for description of the registers
514 static void tpm_tis_mmio_write(void *opaque
, hwaddr addr
,
515 uint64_t val
, unsigned size
)
517 TPMState
*s
= opaque
;
518 uint16_t off
= addr
& 0xffc;
519 uint8_t shift
= (addr
& 0x3) * 8;
520 uint8_t locty
= tpm_tis_locality_from_addr(addr
);
521 uint8_t active_locty
, l
;
522 int c
, set_new_locty
= 1;
524 uint32_t mask
= (size
== 1) ? 0xff : ((size
== 2) ? 0xffff : ~0);
526 trace_tpm_tis_mmio_write(size
, addr
, val
);
529 trace_tpm_tis_mmio_write_locty4();
533 if (tpm_backend_had_startup_error(s
->be_driver
)) {
547 case TPM_TIS_REG_ACCESS
:
549 if ((val
& TPM_TIS_ACCESS_SEIZE
)) {
550 val
&= ~(TPM_TIS_ACCESS_REQUEST_USE
|
551 TPM_TIS_ACCESS_ACTIVE_LOCALITY
);
554 active_locty
= s
->active_locty
;
556 if ((val
& TPM_TIS_ACCESS_ACTIVE_LOCALITY
)) {
557 /* give up locality if currently owned */
558 if (s
->active_locty
== locty
) {
559 trace_tpm_tis_mmio_write_release_locty(locty
);
561 uint8_t newlocty
= TPM_TIS_NO_LOCALITY
;
562 /* anybody wants the locality ? */
563 for (c
= TPM_TIS_NUM_LOCALITIES
- 1; c
>= 0; c
--) {
564 if ((s
->loc
[c
].access
& TPM_TIS_ACCESS_REQUEST_USE
)) {
565 trace_tpm_tis_mmio_write_locty_req_use(c
);
570 trace_tpm_tis_mmio_write_next_locty(newlocty
);
572 if (TPM_TIS_IS_VALID_LOCTY(newlocty
)) {
574 tpm_tis_prep_abort(s
, locty
, newlocty
);
576 active_locty
= TPM_TIS_NO_LOCALITY
;
579 /* not currently the owner; clear a pending request */
580 s
->loc
[locty
].access
&= ~TPM_TIS_ACCESS_REQUEST_USE
;
584 if ((val
& TPM_TIS_ACCESS_BEEN_SEIZED
)) {
585 s
->loc
[locty
].access
&= ~TPM_TIS_ACCESS_BEEN_SEIZED
;
588 if ((val
& TPM_TIS_ACCESS_SEIZE
)) {
590 * allow seize if a locality is active and the requesting
591 * locality is higher than the one that's active
593 * allow seize for requesting locality if no locality is
596 while ((TPM_TIS_IS_VALID_LOCTY(s
->active_locty
) &&
597 locty
> s
->active_locty
) ||
598 !TPM_TIS_IS_VALID_LOCTY(s
->active_locty
)) {
599 bool higher_seize
= FALSE
;
601 /* already a pending SEIZE ? */
602 if ((s
->loc
[locty
].access
& TPM_TIS_ACCESS_SEIZE
)) {
606 /* check for ongoing seize by a higher locality */
607 for (l
= locty
+ 1; l
< TPM_TIS_NUM_LOCALITIES
; l
++) {
608 if ((s
->loc
[l
].access
& TPM_TIS_ACCESS_SEIZE
)) {
618 /* cancel any seize by a lower locality */
619 for (l
= 0; l
< locty
- 1; l
++) {
620 s
->loc
[l
].access
&= ~TPM_TIS_ACCESS_SEIZE
;
623 s
->loc
[locty
].access
|= TPM_TIS_ACCESS_SEIZE
;
625 trace_tpm_tis_mmio_write_locty_seized(locty
, s
->active_locty
);
626 trace_tpm_tis_mmio_write_init_abort();
629 tpm_tis_prep_abort(s
, s
->active_locty
, locty
);
634 if ((val
& TPM_TIS_ACCESS_REQUEST_USE
)) {
635 if (s
->active_locty
!= locty
) {
636 if (TPM_TIS_IS_VALID_LOCTY(s
->active_locty
)) {
637 s
->loc
[locty
].access
|= TPM_TIS_ACCESS_REQUEST_USE
;
639 /* no locality active -> make this one active now */
640 active_locty
= locty
;
646 tpm_tis_new_active_locality(s
, active_locty
);
650 case TPM_TIS_REG_INT_ENABLE
:
651 if (s
->active_locty
!= locty
) {
655 s
->loc
[locty
].inte
&= mask
;
656 s
->loc
[locty
].inte
|= (val
& (TPM_TIS_INT_ENABLED
|
657 TPM_TIS_INT_POLARITY_MASK
|
658 TPM_TIS_INTERRUPTS_SUPPORTED
));
660 case TPM_TIS_REG_INT_VECTOR
:
661 /* hard wired -- ignore */
663 case TPM_TIS_REG_INT_STATUS
:
664 if (s
->active_locty
!= locty
) {
668 /* clearing of interrupt flags */
669 if (((val
& TPM_TIS_INTERRUPTS_SUPPORTED
)) &&
670 (s
->loc
[locty
].ints
& TPM_TIS_INTERRUPTS_SUPPORTED
)) {
671 s
->loc
[locty
].ints
&= ~val
;
672 if (s
->loc
[locty
].ints
== 0) {
673 qemu_irq_lower(s
->irq
);
674 trace_tpm_tis_mmio_write_lowering_irq();
677 s
->loc
[locty
].ints
&= ~(val
& TPM_TIS_INTERRUPTS_SUPPORTED
);
679 case TPM_TIS_REG_STS
:
680 if (s
->active_locty
!= locty
) {
684 if (s
->be_tpm_version
== TPM_VERSION_2_0
) {
685 /* some flags that are only supported for TPM 2 */
686 if (val
& TPM_TIS_STS_COMMAND_CANCEL
) {
687 if (s
->loc
[locty
].state
== TPM_TIS_STATE_EXECUTION
) {
689 * request the backend to cancel. Some backends may not
692 tpm_backend_cancel_cmd(s
->be_driver
);
696 if (val
& TPM_TIS_STS_RESET_ESTABLISHMENT_BIT
) {
697 if (locty
== 3 || locty
== 4) {
698 tpm_backend_reset_tpm_established_flag(s
->be_driver
, locty
);
703 val
&= (TPM_TIS_STS_COMMAND_READY
| TPM_TIS_STS_TPM_GO
|
704 TPM_TIS_STS_RESPONSE_RETRY
);
706 if (val
== TPM_TIS_STS_COMMAND_READY
) {
707 switch (s
->loc
[locty
].state
) {
709 case TPM_TIS_STATE_READY
:
713 case TPM_TIS_STATE_IDLE
:
714 tpm_tis_sts_set(&s
->loc
[locty
], TPM_TIS_STS_COMMAND_READY
);
715 s
->loc
[locty
].state
= TPM_TIS_STATE_READY
;
716 tpm_tis_raise_irq(s
, locty
, TPM_TIS_INT_COMMAND_READY
);
719 case TPM_TIS_STATE_EXECUTION
:
720 case TPM_TIS_STATE_RECEPTION
:
721 /* abort currently running command */
722 trace_tpm_tis_mmio_write_init_abort();
723 tpm_tis_prep_abort(s
, locty
, locty
);
726 case TPM_TIS_STATE_COMPLETION
:
728 /* shortcut to ready state with C/R set */
729 s
->loc
[locty
].state
= TPM_TIS_STATE_READY
;
730 if (!(s
->loc
[locty
].sts
& TPM_TIS_STS_COMMAND_READY
)) {
731 tpm_tis_sts_set(&s
->loc
[locty
],
732 TPM_TIS_STS_COMMAND_READY
);
733 tpm_tis_raise_irq(s
, locty
, TPM_TIS_INT_COMMAND_READY
);
735 s
->loc
[locty
].sts
&= ~(TPM_TIS_STS_DATA_AVAILABLE
);
739 } else if (val
== TPM_TIS_STS_TPM_GO
) {
740 switch (s
->loc
[locty
].state
) {
741 case TPM_TIS_STATE_RECEPTION
:
742 if ((s
->loc
[locty
].sts
& TPM_TIS_STS_EXPECT
) == 0) {
743 tpm_tis_tpm_send(s
, locty
);
750 } else if (val
== TPM_TIS_STS_RESPONSE_RETRY
) {
751 switch (s
->loc
[locty
].state
) {
752 case TPM_TIS_STATE_COMPLETION
:
754 tpm_tis_sts_set(&s
->loc
[locty
],
756 TPM_TIS_STS_DATA_AVAILABLE
);
764 case TPM_TIS_REG_DATA_FIFO
:
765 case TPM_TIS_REG_DATA_XFIFO
... TPM_TIS_REG_DATA_XFIFO_END
:
767 if (s
->active_locty
!= locty
) {
771 if (s
->loc
[locty
].state
== TPM_TIS_STATE_IDLE
||
772 s
->loc
[locty
].state
== TPM_TIS_STATE_EXECUTION
||
773 s
->loc
[locty
].state
== TPM_TIS_STATE_COMPLETION
) {
776 trace_tpm_tis_mmio_write_data2send(val
, size
);
777 if (s
->loc
[locty
].state
== TPM_TIS_STATE_READY
) {
778 s
->loc
[locty
].state
= TPM_TIS_STATE_RECEPTION
;
779 tpm_tis_sts_set(&s
->loc
[locty
],
780 TPM_TIS_STS_EXPECT
| TPM_TIS_STS_VALID
);
784 if (size
> 4 - (addr
& 0x3)) {
785 /* prevent access beyond FIFO */
786 size
= 4 - (addr
& 0x3);
789 while ((s
->loc
[locty
].sts
& TPM_TIS_STS_EXPECT
) && size
> 0) {
790 if (s
->rw_offset
< s
->be_buffer_size
) {
791 s
->buffer
[s
->rw_offset
++] =
796 tpm_tis_sts_set(&s
->loc
[locty
], TPM_TIS_STS_VALID
);
800 /* check for complete packet */
801 if (s
->rw_offset
> 5 &&
802 (s
->loc
[locty
].sts
& TPM_TIS_STS_EXPECT
)) {
803 /* we have a packet length - see if we have all of it */
804 bool need_irq
= !(s
->loc
[locty
].sts
& TPM_TIS_STS_VALID
);
806 len
= tpm_cmd_get_size(&s
->buffer
);
807 if (len
> s
->rw_offset
) {
808 tpm_tis_sts_set(&s
->loc
[locty
],
809 TPM_TIS_STS_EXPECT
| TPM_TIS_STS_VALID
);
811 /* packet complete */
812 tpm_tis_sts_set(&s
->loc
[locty
], TPM_TIS_STS_VALID
);
815 tpm_tis_raise_irq(s
, locty
, TPM_TIS_INT_STS_VALID
);
820 case TPM_TIS_REG_INTERFACE_ID
:
821 if (val
& TPM_TIS_IFACE_ID_INT_SEL_LOCK
) {
822 for (l
= 0; l
< TPM_TIS_NUM_LOCALITIES
; l
++) {
823 s
->loc
[l
].iface_id
|= TPM_TIS_IFACE_ID_INT_SEL_LOCK
;
830 static const MemoryRegionOps tpm_tis_memory_ops
= {
831 .read
= tpm_tis_mmio_read
,
832 .write
= tpm_tis_mmio_write
,
833 .endianness
= DEVICE_LITTLE_ENDIAN
,
835 .min_access_size
= 1,
836 .max_access_size
= 4,
841 * Get the TPMVersion of the backend device being used
843 static enum TPMVersion
tpm_tis_get_tpm_version(TPMIf
*ti
)
845 TPMState
*s
= TPM(ti
);
847 if (tpm_backend_had_startup_error(s
->be_driver
)) {
848 return TPM_VERSION_UNSPEC
;
851 return tpm_backend_get_tpm_version(s
->be_driver
);
855 * This function is called when the machine starts, resets or due to
858 static void tpm_tis_reset(DeviceState
*dev
)
860 TPMState
*s
= TPM(dev
);
863 s
->be_tpm_version
= tpm_backend_get_tpm_version(s
->be_driver
);
864 s
->be_buffer_size
= MIN(tpm_backend_get_buffer_size(s
->be_driver
),
867 tpm_backend_reset(s
->be_driver
);
869 s
->active_locty
= TPM_TIS_NO_LOCALITY
;
870 s
->next_locty
= TPM_TIS_NO_LOCALITY
;
871 s
->aborting_locty
= TPM_TIS_NO_LOCALITY
;
873 for (c
= 0; c
< TPM_TIS_NUM_LOCALITIES
; c
++) {
874 s
->loc
[c
].access
= TPM_TIS_ACCESS_TPM_REG_VALID_STS
;
875 switch (s
->be_tpm_version
) {
876 case TPM_VERSION_UNSPEC
:
878 case TPM_VERSION_1_2
:
879 s
->loc
[c
].sts
= TPM_TIS_STS_TPM_FAMILY1_2
;
880 s
->loc
[c
].iface_id
= TPM_TIS_IFACE_ID_SUPPORTED_FLAGS1_3
;
882 case TPM_VERSION_2_0
:
883 s
->loc
[c
].sts
= TPM_TIS_STS_TPM_FAMILY2_0
;
884 s
->loc
[c
].iface_id
= TPM_TIS_IFACE_ID_SUPPORTED_FLAGS2_0
;
887 s
->loc
[c
].inte
= TPM_TIS_INT_POLARITY_LOW_LEVEL
;
889 s
->loc
[c
].state
= TPM_TIS_STATE_IDLE
;
894 tpm_backend_startup_tpm(s
->be_driver
, s
->be_buffer_size
);
897 /* persistent state handling */
899 static int tpm_tis_pre_save(void *opaque
)
901 TPMState
*s
= opaque
;
902 uint8_t locty
= s
->active_locty
;
904 trace_tpm_tis_pre_save(locty
, s
->rw_offset
);
907 tpm_tis_dump_state(opaque
, 0);
911 * Synchronize with backend completion.
913 tpm_backend_finish_sync(s
->be_driver
);
918 static const VMStateDescription vmstate_locty
= {
919 .name
= "tpm-tis/locty",
921 .fields
= (VMStateField
[]) {
922 VMSTATE_UINT32(state
, TPMLocality
),
923 VMSTATE_UINT32(inte
, TPMLocality
),
924 VMSTATE_UINT32(ints
, TPMLocality
),
925 VMSTATE_UINT8(access
, TPMLocality
),
926 VMSTATE_UINT32(sts
, TPMLocality
),
927 VMSTATE_UINT32(iface_id
, TPMLocality
),
928 VMSTATE_END_OF_LIST(),
932 static const VMStateDescription vmstate_tpm_tis
= {
935 .pre_save
= tpm_tis_pre_save
,
936 .fields
= (VMStateField
[]) {
937 VMSTATE_BUFFER(buffer
, TPMState
),
938 VMSTATE_UINT16(rw_offset
, TPMState
),
939 VMSTATE_UINT8(active_locty
, TPMState
),
940 VMSTATE_UINT8(aborting_locty
, TPMState
),
941 VMSTATE_UINT8(next_locty
, TPMState
),
943 VMSTATE_STRUCT_ARRAY(loc
, TPMState
, TPM_TIS_NUM_LOCALITIES
, 0,
944 vmstate_locty
, TPMLocality
),
946 VMSTATE_END_OF_LIST()
950 static Property tpm_tis_properties
[] = {
951 DEFINE_PROP_UINT32("irq", TPMState
, irq_num
, TPM_TIS_IRQ
),
952 DEFINE_PROP_TPMBE("tpmdev", TPMState
, be_driver
),
953 DEFINE_PROP_END_OF_LIST(),
956 static void tpm_tis_realizefn(DeviceState
*dev
, Error
**errp
)
958 TPMState
*s
= TPM(dev
);
961 error_setg(errp
, "at most one TPM device is permitted");
966 error_setg(errp
, "'tpmdev' property is required");
969 if (s
->irq_num
> 15) {
970 error_setg(errp
, "IRQ %d is outside valid range of 0 to 15",
975 isa_init_irq(&s
->busdev
, &s
->irq
, s
->irq_num
);
977 memory_region_add_subregion(isa_address_space(ISA_DEVICE(dev
)),
978 TPM_TIS_ADDR_BASE
, &s
->mmio
);
981 static void tpm_tis_initfn(Object
*obj
)
983 TPMState
*s
= TPM(obj
);
985 memory_region_init_io(&s
->mmio
, OBJECT(s
), &tpm_tis_memory_ops
,
987 TPM_TIS_NUM_LOCALITIES
<< TPM_TIS_LOCALITY_SHIFT
);
990 static void tpm_tis_class_init(ObjectClass
*klass
, void *data
)
992 DeviceClass
*dc
= DEVICE_CLASS(klass
);
993 TPMIfClass
*tc
= TPM_IF_CLASS(klass
);
995 dc
->realize
= tpm_tis_realizefn
;
996 dc
->props
= tpm_tis_properties
;
997 dc
->reset
= tpm_tis_reset
;
998 dc
->vmsd
= &vmstate_tpm_tis
;
999 tc
->model
= TPM_MODEL_TPM_TIS
;
1000 tc
->get_version
= tpm_tis_get_tpm_version
;
1001 tc
->request_completed
= tpm_tis_request_completed
;
1004 static const TypeInfo tpm_tis_info
= {
1005 .name
= TYPE_TPM_TIS
,
1006 .parent
= TYPE_ISA_DEVICE
,
1007 .instance_size
= sizeof(TPMState
),
1008 .instance_init
= tpm_tis_initfn
,
1009 .class_init
= tpm_tis_class_init
,
1010 .interfaces
= (InterfaceInfo
[]) {
1016 static void tpm_tis_register(void)
1018 type_register_static(&tpm_tis_info
);
1021 type_init(tpm_tis_register
)