2 * ARM MPS2 AN505 FPGAIO emulation
4 * Copyright (c) 2018 Linaro Limited
5 * Written by Peter Maydell
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 or
9 * (at your option) any later version.
12 /* This is a model of the "FPGA system control and I/O" block found
13 * in the AN505 FPGA image for the MPS2 devboard.
14 * It is documented in AN505:
15 * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html
18 #include "qemu/osdep.h"
20 #include "qapi/error.h"
22 #include "hw/sysbus.h"
23 #include "hw/registerfields.h"
24 #include "hw/misc/mps2-fpgaio.h"
25 #include "qemu/timer.h"
36 static uint32_t counter_from_tickoff(int64_t now
, int64_t tick_offset
, int frq
)
38 return muldiv64(now
- tick_offset
, frq
, NANOSECONDS_PER_SECOND
);
41 static int64_t tickoff_from_counter(int64_t now
, uint32_t count
, int frq
)
43 return now
- muldiv64(count
, NANOSECONDS_PER_SECOND
, frq
);
46 static void resync_counter(MPS2FPGAIO
*s
)
49 * Update s->counter and s->pscntr to their true current values
50 * by calculating how many times PSCNTR has ticked since the
51 * last time we did a resync.
53 int64_t now
= qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL
);
54 int64_t elapsed
= now
- s
->pscntr_sync_ticks
;
57 * Round elapsed down to a whole number of PSCNTR ticks, so we don't
58 * lose time if we do multiple resyncs in a single tick.
60 uint64_t ticks
= muldiv64(elapsed
, s
->prescale_clk
, NANOSECONDS_PER_SECOND
);
63 * Work out what PSCNTR and COUNTER have moved to. We assume that
64 * PSCNTR reloads from PRESCALE one tick-period after it hits zero,
65 * and that COUNTER increments at the same moment.
68 /* We haven't ticked since the last time we were asked */
70 } else if (ticks
< s
->pscntr
) {
71 /* We haven't yet reached zero, just reduce the PSCNTR */
74 if (s
->prescale
== 0) {
76 * If the reload value is zero then the PSCNTR will stick
77 * at zero once it reaches it, and so we will increment
78 * COUNTER every tick after that.
80 s
->counter
+= ticks
- s
->pscntr
;
84 * This is the complicated bit. This ASCII art diagram gives an
85 * example with PRESCALE==5 PSCNTR==7:
87 * ticks 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14
88 * PSCNTR 7 6 5 4 3 2 1 0 5 4 3 2 1 0 5
90 * y 0 1 2 3 4 5 6 7 8 9 10 11 12
91 * x 0 1 2 3 4 5 0 1 2 3 4 5 0
93 * where x = y % (s->prescale + 1)
94 * and so PSCNTR = s->prescale - x
95 * and COUNTER is incremented by y / (s->prescale + 1)
97 * The case where PSCNTR < PRESCALE works out the same,
98 * though we must be careful to calculate y as 64-bit unsigned
99 * for all parts of the expression.
100 * y < 0 is not possible because that implies ticks < s->pscntr.
102 uint64_t y
= ticks
- s
->pscntr
+ s
->prescale
;
103 s
->pscntr
= s
->prescale
- (y
% (s
->prescale
+ 1));
104 s
->counter
+= y
/ (s
->prescale
+ 1);
109 * Only advance the sync time to the timestamp of the last PSCNTR tick,
110 * not all the way to 'now', so we don't lose time if we do multiple
111 * resyncs in a single tick.
113 s
->pscntr_sync_ticks
+= muldiv64(ticks
, NANOSECONDS_PER_SECOND
,
117 static uint64_t mps2_fpgaio_read(void *opaque
, hwaddr offset
, unsigned size
)
119 MPS2FPGAIO
*s
= MPS2_FPGAIO(opaque
);
128 /* User-pressable board buttons. We don't model that, so just return
140 now
= qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL
);
141 r
= counter_from_tickoff(now
, s
->clk1hz_tick_offset
, 1);
144 now
= qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL
);
145 r
= counter_from_tickoff(now
, s
->clk100hz_tick_offset
, 100);
156 qemu_log_mask(LOG_GUEST_ERROR
,
157 "MPS2 FPGAIO read: bad offset %x\n", (int) offset
);
162 trace_mps2_fpgaio_read(offset
, r
, size
);
166 static void mps2_fpgaio_write(void *opaque
, hwaddr offset
, uint64_t value
,
169 MPS2FPGAIO
*s
= MPS2_FPGAIO(opaque
);
172 trace_mps2_fpgaio_write(offset
, value
, size
);
176 /* LED bits [1:0] control board LEDs. We don't currently have
177 * a mechanism for displaying this graphically, so use a trace event.
179 trace_mps2_fpgaio_leds(value
& 0x02 ? '*' : '.',
180 value
& 0x01 ? '*' : '.');
181 s
->led0
= value
& 0x3;
188 /* These are control bits for some of the other devices on the
189 * board (SPI, CLCD, etc). We don't implement that yet, so just
190 * make the bits read as written.
192 qemu_log_mask(LOG_UNIMP
,
193 "MPS2 FPGAIO: MISC control bits unimplemented\n");
197 now
= qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL
);
198 s
->clk1hz_tick_offset
= tickoff_from_counter(now
, value
, 1);
201 now
= qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL
);
202 s
->clk100hz_tick_offset
= tickoff_from_counter(now
, value
, 100);
213 qemu_log_mask(LOG_GUEST_ERROR
,
214 "MPS2 FPGAIO write: bad offset 0x%x\n", (int) offset
);
219 static const MemoryRegionOps mps2_fpgaio_ops
= {
220 .read
= mps2_fpgaio_read
,
221 .write
= mps2_fpgaio_write
,
222 .endianness
= DEVICE_LITTLE_ENDIAN
,
225 static void mps2_fpgaio_reset(DeviceState
*dev
)
227 MPS2FPGAIO
*s
= MPS2_FPGAIO(dev
);
228 int64_t now
= qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL
);
230 trace_mps2_fpgaio_reset();
234 s
->clk1hz_tick_offset
= tickoff_from_counter(now
, 0, 1);
235 s
->clk100hz_tick_offset
= tickoff_from_counter(now
, 0, 100);
238 s
->pscntr_sync_ticks
= now
;
241 static void mps2_fpgaio_init(Object
*obj
)
243 SysBusDevice
*sbd
= SYS_BUS_DEVICE(obj
);
244 MPS2FPGAIO
*s
= MPS2_FPGAIO(obj
);
246 memory_region_init_io(&s
->iomem
, obj
, &mps2_fpgaio_ops
, s
,
247 "mps2-fpgaio", 0x1000);
248 sysbus_init_mmio(sbd
, &s
->iomem
);
251 static bool mps2_fpgaio_counters_needed(void *opaque
)
253 /* Currently vmstate.c insists all subsections have a 'needed' function */
257 static const VMStateDescription mps2_fpgaio_counters_vmstate
= {
258 .name
= "mps2-fpgaio/counters",
260 .minimum_version_id
= 2,
261 .needed
= mps2_fpgaio_counters_needed
,
262 .fields
= (VMStateField
[]) {
263 VMSTATE_INT64(clk1hz_tick_offset
, MPS2FPGAIO
),
264 VMSTATE_INT64(clk100hz_tick_offset
, MPS2FPGAIO
),
265 VMSTATE_UINT32(counter
, MPS2FPGAIO
),
266 VMSTATE_UINT32(pscntr
, MPS2FPGAIO
),
267 VMSTATE_INT64(pscntr_sync_ticks
, MPS2FPGAIO
),
268 VMSTATE_END_OF_LIST()
272 static const VMStateDescription mps2_fpgaio_vmstate
= {
273 .name
= "mps2-fpgaio",
275 .minimum_version_id
= 1,
276 .fields
= (VMStateField
[]) {
277 VMSTATE_UINT32(led0
, MPS2FPGAIO
),
278 VMSTATE_UINT32(prescale
, MPS2FPGAIO
),
279 VMSTATE_UINT32(misc
, MPS2FPGAIO
),
280 VMSTATE_END_OF_LIST()
282 .subsections
= (const VMStateDescription
*[]) {
283 &mps2_fpgaio_counters_vmstate
,
288 static Property mps2_fpgaio_properties
[] = {
289 /* Frequency of the prescale counter */
290 DEFINE_PROP_UINT32("prescale-clk", MPS2FPGAIO
, prescale_clk
, 20000000),
291 DEFINE_PROP_END_OF_LIST(),
294 static void mps2_fpgaio_class_init(ObjectClass
*klass
, void *data
)
296 DeviceClass
*dc
= DEVICE_CLASS(klass
);
298 dc
->vmsd
= &mps2_fpgaio_vmstate
;
299 dc
->reset
= mps2_fpgaio_reset
;
300 dc
->props
= mps2_fpgaio_properties
;
303 static const TypeInfo mps2_fpgaio_info
= {
304 .name
= TYPE_MPS2_FPGAIO
,
305 .parent
= TYPE_SYS_BUS_DEVICE
,
306 .instance_size
= sizeof(MPS2FPGAIO
),
307 .instance_init
= mps2_fpgaio_init
,
308 .class_init
= mps2_fpgaio_class_init
,
311 static void mps2_fpgaio_register_types(void)
313 type_register_static(&mps2_fpgaio_info
);
316 type_init(mps2_fpgaio_register_types
);