2 * TriCore emulation for qemu: main CPU struct.
4 * Copyright (c) 2012-2014 Bastian Koppelmann C-Lab/University Paderborn
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
23 #include "tricore-defs.h"
24 #include "qemu-common.h"
26 #include "exec/cpu-defs.h"
27 #include "fpu/softfloat.h"
29 #define CPUArchState struct CPUTriCoreState
31 struct CPUTriCoreState
;
33 struct tricore_boot_info
;
35 #define NB_MMU_MODES 3
37 typedef struct tricore_def_t tricore_def_t
;
39 typedef struct CPUTriCoreState CPUTriCoreState
;
40 struct CPUTriCoreState
{
46 /* Frequently accessed PSW_USB bits are stored separately for efficiency.
47 This contains all the other bits. Use psw_{read,write} to access
51 /* PSW flag cache for faster execution
54 uint32_t PSW_USB_V
; /* Only if bit 31 set, then flag is set */
55 uint32_t PSW_USB_SV
; /* Only if bit 31 set, then flag is set */
56 uint32_t PSW_USB_AV
; /* Only if bit 31 set, then flag is set. */
57 uint32_t PSW_USB_SAV
; /* Only if bit 31 set, then flag is set. */
70 /* Mem Protection Register */
153 /* Memory Management Registers */
171 /* Debug Registers */
187 /* Floating Point Registers */
188 float_status fp_status
;
191 uint32_t hflags
; /* CPU State */
195 /* Internal CPU feature flags. */
198 const tricore_def_t
*cpu_model
;
200 struct QEMUTimer
*timer
; /* Internal timer */
205 * @env: #CPUTriCoreState
217 static inline TriCoreCPU
*tricore_env_get_cpu(CPUTriCoreState
*env
)
219 return TRICORE_CPU(container_of(env
, TriCoreCPU
, env
));
222 #define ENV_GET_CPU(e) CPU(tricore_env_get_cpu(e))
224 #define ENV_OFFSET offsetof(TriCoreCPU, env)
226 hwaddr
tricore_cpu_get_phys_page_debug(CPUState
*cpu
, vaddr addr
);
227 void tricore_cpu_dump_state(CPUState
*cpu
, FILE *f
,
228 fprintf_function cpu_fprintf
, int flags
);
231 #define MASK_PCXI_PCPN 0xff000000
232 #define MASK_PCXI_PIE 0x00800000
233 #define MASK_PCXI_UL 0x00400000
234 #define MASK_PCXI_PCXS 0x000f0000
235 #define MASK_PCXI_PCXO 0x0000ffff
237 #define MASK_PSW_USB 0xff000000
238 #define MASK_USB_C 0x80000000
239 #define MASK_USB_V 0x40000000
240 #define MASK_USB_SV 0x20000000
241 #define MASK_USB_AV 0x10000000
242 #define MASK_USB_SAV 0x08000000
243 #define MASK_PSW_PRS 0x00003000
244 #define MASK_PSW_IO 0x00000c00
245 #define MASK_PSW_IS 0x00000200
246 #define MASK_PSW_GW 0x00000100
247 #define MASK_PSW_CDE 0x00000080
248 #define MASK_PSW_CDC 0x0000007f
249 #define MASK_PSW_FPU_RM 0x3000000
251 #define MASK_SYSCON_PRO_TEN 0x2
252 #define MASK_SYSCON_FCD_SF 0x1
254 #define MASK_CPUID_MOD 0xffff0000
255 #define MASK_CPUID_MOD_32B 0x0000ff00
256 #define MASK_CPUID_REV 0x000000ff
258 #define MASK_ICR_PIPN 0x00ff0000
259 #define MASK_ICR_IE 0x00000100
260 #define MASK_ICR_CCPN 0x000000ff
262 #define MASK_FCX_FCXS 0x000f0000
263 #define MASK_FCX_FCXO 0x0000ffff
265 #define MASK_LCX_LCXS 0x000f0000
266 #define MASK_LCX_LCX0 0x0000ffff
268 #define MASK_DBGSR_DE 0x1
269 #define MASK_DBGSR_HALT 0x6
270 #define MASK_DBGSR_SUSP 0x10
271 #define MASK_DBGSR_PREVSUSP 0x20
272 #define MASK_DBGSR_PEVT 0x40
273 #define MASK_DBGSR_EVTSRC 0x1f00
275 #define TRICORE_HFLAG_KUU 0x3
276 #define TRICORE_HFLAG_UM0 0x00002 /* user mode-0 flag */
277 #define TRICORE_HFLAG_UM1 0x00001 /* user mode-1 flag */
278 #define TRICORE_HFLAG_SM 0x00000 /* kernel mode flag */
280 enum tricore_features
{
287 static inline int tricore_feature(CPUTriCoreState
*env
, int feature
)
289 return (env
->features
& (1ULL << feature
)) != 0;
292 /* TriCore Traps Classes*/
369 uint32_t psw_read(CPUTriCoreState
*env
);
370 void psw_write(CPUTriCoreState
*env
, uint32_t val
);
372 void fpu_set_state(CPUTriCoreState
*env
);
374 #define MMU_USER_IDX 2
376 void tricore_cpu_list(FILE *f
, fprintf_function cpu_fprintf
);
378 #define cpu_signal_handler cpu_tricore_signal_handler
379 #define cpu_list tricore_cpu_list
381 static inline int cpu_mmu_index(CPUTriCoreState
*env
, bool ifetch
)
388 #include "exec/cpu-all.h"
391 /* 1 bit to define user level / supervisor access */
394 /* 1 bit to indicate direction */
396 /* Type of instruction that generated the access */
397 ACCESS_CODE
= 0x10, /* Code fetch access */
398 ACCESS_INT
= 0x20, /* Integer load/store access */
399 ACCESS_FLOAT
= 0x30, /* floating point load/store access */
402 void cpu_state_reset(CPUTriCoreState
*s
);
403 void tricore_tcg_init(void);
404 int cpu_tricore_signal_handler(int host_signum
, void *pinfo
, void *puc
);
406 static inline void cpu_get_tb_cpu_state(CPUTriCoreState
*env
, target_ulong
*pc
,
407 target_ulong
*cs_base
, uint32_t *flags
)
414 TriCoreCPU
*cpu_tricore_init(const char *cpu_model
);
416 #define cpu_init(cpu_model) CPU(cpu_tricore_init(cpu_model))
420 int cpu_tricore_handle_mmu_fault(CPUState
*cpu
, target_ulong address
,
421 int rw
, int mmu_idx
);
422 #define cpu_handle_mmu_fault cpu_tricore_handle_mmu_fault
424 #endif /* TRICORE_CPU_H */