2 * Miscellaneous PowerPC emulation helpers for QEMU.
4 * Copyright (c) 2003-2007 Jocelyn Mayer
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
22 #include "helper_regs.h"
24 /*****************************************************************************/
26 void helper_load_dump_spr(CPUPPCState
*env
, uint32_t sprn
)
28 qemu_log("Read SPR %d %03x => " TARGET_FMT_lx
"\n", sprn
, sprn
,
32 void helper_store_dump_spr(CPUPPCState
*env
, uint32_t sprn
)
34 qemu_log("Write SPR %d %03x <= " TARGET_FMT_lx
"\n", sprn
, sprn
,
37 #if !defined(CONFIG_USER_ONLY)
39 void helper_store_sdr1(CPUPPCState
*env
, target_ulong val
)
41 if (!env
->external_htab
) {
42 ppc_store_sdr1(env
, val
);
46 void helper_store_hid0_601(CPUPPCState
*env
, target_ulong val
)
50 hid0
= env
->spr
[SPR_HID0
];
51 if ((val
^ hid0
) & 0x00000008) {
52 /* Change current endianness */
53 env
->hflags
&= ~(1 << MSR_LE
);
54 env
->hflags_nmsr
&= ~(1 << MSR_LE
);
55 env
->hflags_nmsr
|= (1 << MSR_LE
) & (((val
>> 3) & 1) << MSR_LE
);
56 env
->hflags
|= env
->hflags_nmsr
;
57 qemu_log("%s: set endianness to %c => " TARGET_FMT_lx
"\n", __func__
,
58 val
& 0x8 ? 'l' : 'b', env
->hflags
);
60 env
->spr
[SPR_HID0
] = (uint32_t)val
;
63 void helper_store_403_pbr(CPUPPCState
*env
, uint32_t num
, target_ulong value
)
65 PowerPCCPU
*cpu
= ppc_env_get_cpu(env
);
67 if (likely(env
->pb
[num
] != value
)) {
69 /* Should be optimized */
70 tlb_flush(CPU(cpu
), 1);
74 void helper_store_40x_dbcr0(CPUPPCState
*env
, target_ulong val
)
76 store_40x_dbcr0(env
, val
);
79 void helper_store_40x_sler(CPUPPCState
*env
, target_ulong val
)
81 store_40x_sler(env
, val
);
84 /*****************************************************************************/
85 /* PowerPC 601 specific instructions (POWER bridge) */
87 target_ulong
helper_clcs(CPUPPCState
*env
, uint32_t arg
)
91 /* Instruction cache line size */
92 return env
->icache_line_size
;
95 /* Data cache line size */
96 return env
->dcache_line_size
;
99 /* Minimum cache line size */
100 return (env
->icache_line_size
< env
->dcache_line_size
) ?
101 env
->icache_line_size
: env
->dcache_line_size
;
104 /* Maximum cache line size */
105 return (env
->icache_line_size
> env
->dcache_line_size
) ?
106 env
->icache_line_size
: env
->dcache_line_size
;
115 /*****************************************************************************/
116 /* Special registers manipulation */
118 /* GDBstub can read and write MSR... */
119 void ppc_store_msr(CPUPPCState
*env
, target_ulong value
)
121 hreg_store_msr(env
, value
, 0);