3 #include "sysemu/kvm.h"
4 #include "helper_regs.h"
6 static int cpu_load_old(QEMUFile
*f
, void *opaque
, int version_id
)
8 PowerPCCPU
*cpu
= opaque
;
9 CPUPPCState
*env
= &cpu
->env
;
15 for (i
= 0; i
< 32; i
++)
16 qemu_get_betls(f
, &env
->gpr
[i
]);
17 #if !defined(TARGET_PPC64)
18 for (i
= 0; i
< 32; i
++)
19 qemu_get_betls(f
, &env
->gprh
[i
]);
21 qemu_get_betls(f
, &env
->lr
);
22 qemu_get_betls(f
, &env
->ctr
);
23 for (i
= 0; i
< 8; i
++)
24 qemu_get_be32s(f
, &env
->crf
[i
]);
25 qemu_get_betls(f
, &xer
);
26 cpu_write_xer(env
, xer
);
27 qemu_get_betls(f
, &env
->reserve_addr
);
28 qemu_get_betls(f
, &env
->msr
);
29 for (i
= 0; i
< 4; i
++)
30 qemu_get_betls(f
, &env
->tgpr
[i
]);
31 for (i
= 0; i
< 32; i
++) {
36 u
.l
= qemu_get_be64(f
);
39 qemu_get_be32s(f
, &fpscr
);
41 qemu_get_sbe32s(f
, &env
->access_type
);
42 #if defined(TARGET_PPC64)
43 qemu_get_betls(f
, &env
->spr
[SPR_ASR
]);
44 qemu_get_sbe32s(f
, &env
->slb_nr
);
46 qemu_get_betls(f
, &sdr1
);
47 for (i
= 0; i
< 32; i
++)
48 qemu_get_betls(f
, &env
->sr
[i
]);
49 for (i
= 0; i
< 2; i
++)
50 for (j
= 0; j
< 8; j
++)
51 qemu_get_betls(f
, &env
->DBAT
[i
][j
]);
52 for (i
= 0; i
< 2; i
++)
53 for (j
= 0; j
< 8; j
++)
54 qemu_get_betls(f
, &env
->IBAT
[i
][j
]);
55 qemu_get_sbe32s(f
, &env
->nb_tlb
);
56 qemu_get_sbe32s(f
, &env
->tlb_per_way
);
57 qemu_get_sbe32s(f
, &env
->nb_ways
);
58 qemu_get_sbe32s(f
, &env
->last_way
);
59 qemu_get_sbe32s(f
, &env
->id_tlbs
);
60 qemu_get_sbe32s(f
, &env
->nb_pids
);
63 for (i
= 0; i
< env
->nb_tlb
; i
++) {
64 qemu_get_betls(f
, &env
->tlb
.tlb6
[i
].pte0
);
65 qemu_get_betls(f
, &env
->tlb
.tlb6
[i
].pte1
);
66 qemu_get_betls(f
, &env
->tlb
.tlb6
[i
].EPN
);
69 for (i
= 0; i
< 4; i
++)
70 qemu_get_betls(f
, &env
->pb
[i
]);
71 for (i
= 0; i
< 1024; i
++)
72 qemu_get_betls(f
, &env
->spr
[i
]);
73 if (!env
->external_htab
) {
74 ppc_store_sdr1(env
, sdr1
);
76 qemu_get_be32s(f
, &env
->vscr
);
77 qemu_get_be64s(f
, &env
->spe_acc
);
78 qemu_get_be32s(f
, &env
->spe_fscr
);
79 qemu_get_betls(f
, &env
->msr_mask
);
80 qemu_get_be32s(f
, &env
->flags
);
81 qemu_get_sbe32s(f
, &env
->error_code
);
82 qemu_get_be32s(f
, &env
->pending_interrupts
);
83 qemu_get_be32s(f
, &env
->irq_input_state
);
84 for (i
= 0; i
< POWERPC_EXCP_NB
; i
++)
85 qemu_get_betls(f
, &env
->excp_vectors
[i
]);
86 qemu_get_betls(f
, &env
->excp_prefix
);
87 qemu_get_betls(f
, &env
->ivor_mask
);
88 qemu_get_betls(f
, &env
->ivpr_mask
);
89 qemu_get_betls(f
, &env
->hreset_vector
);
90 qemu_get_betls(f
, &env
->nip
);
91 qemu_get_betls(f
, &env
->hflags
);
92 qemu_get_betls(f
, &env
->hflags_nmsr
);
93 qemu_get_sbe32s(f
, &env
->mmu_idx
);
94 qemu_get_sbe32(f
); /* Discard unused power_mode */
99 static int get_avr(QEMUFile
*f
, void *pv
, size_t size
)
103 v
->u64
[0] = qemu_get_be64(f
);
104 v
->u64
[1] = qemu_get_be64(f
);
109 static void put_avr(QEMUFile
*f
, void *pv
, size_t size
)
113 qemu_put_be64(f
, v
->u64
[0]);
114 qemu_put_be64(f
, v
->u64
[1]);
117 static const VMStateInfo vmstate_info_avr
= {
123 #define VMSTATE_AVR_ARRAY_V(_f, _s, _n, _v) \
124 VMSTATE_ARRAY(_f, _s, _n, _v, vmstate_info_avr, ppc_avr_t)
126 #define VMSTATE_AVR_ARRAY(_f, _s, _n) \
127 VMSTATE_AVR_ARRAY_V(_f, _s, _n, 0)
129 static void cpu_pre_save(void *opaque
)
131 PowerPCCPU
*cpu
= opaque
;
132 CPUPPCState
*env
= &cpu
->env
;
135 env
->spr
[SPR_LR
] = env
->lr
;
136 env
->spr
[SPR_CTR
] = env
->ctr
;
137 env
->spr
[SPR_XER
] = env
->xer
;
138 #if defined(TARGET_PPC64)
139 env
->spr
[SPR_CFAR
] = env
->cfar
;
141 env
->spr
[SPR_BOOKE_SPEFSCR
] = env
->spe_fscr
;
143 for (i
= 0; (i
< 4) && (i
< env
->nb_BATs
); i
++) {
144 env
->spr
[SPR_DBAT0U
+ 2*i
] = env
->DBAT
[0][i
];
145 env
->spr
[SPR_DBAT0U
+ 2*i
+ 1] = env
->DBAT
[1][i
];
146 env
->spr
[SPR_IBAT0U
+ 2*i
] = env
->IBAT
[0][i
];
147 env
->spr
[SPR_IBAT0U
+ 2*i
+ 1] = env
->IBAT
[1][i
];
149 for (i
= 0; (i
< 4) && ((i
+4) < env
->nb_BATs
); i
++) {
150 env
->spr
[SPR_DBAT4U
+ 2*i
] = env
->DBAT
[0][i
+4];
151 env
->spr
[SPR_DBAT4U
+ 2*i
+ 1] = env
->DBAT
[1][i
+4];
152 env
->spr
[SPR_IBAT4U
+ 2*i
] = env
->IBAT
[0][i
+4];
153 env
->spr
[SPR_IBAT4U
+ 2*i
+ 1] = env
->IBAT
[1][i
+4];
157 static int cpu_post_load(void *opaque
, int version_id
)
159 PowerPCCPU
*cpu
= opaque
;
160 CPUPPCState
*env
= &cpu
->env
;
163 env
->lr
= env
->spr
[SPR_LR
];
164 env
->ctr
= env
->spr
[SPR_CTR
];
165 env
->xer
= env
->spr
[SPR_XER
];
166 #if defined(TARGET_PPC64)
167 env
->cfar
= env
->spr
[SPR_CFAR
];
169 env
->spe_fscr
= env
->spr
[SPR_BOOKE_SPEFSCR
];
171 for (i
= 0; (i
< 4) && (i
< env
->nb_BATs
); i
++) {
172 env
->DBAT
[0][i
] = env
->spr
[SPR_DBAT0U
+ 2*i
];
173 env
->DBAT
[1][i
] = env
->spr
[SPR_DBAT0U
+ 2*i
+ 1];
174 env
->IBAT
[0][i
] = env
->spr
[SPR_IBAT0U
+ 2*i
];
175 env
->IBAT
[1][i
] = env
->spr
[SPR_IBAT0U
+ 2*i
+ 1];
177 for (i
= 0; (i
< 4) && ((i
+4) < env
->nb_BATs
); i
++) {
178 env
->DBAT
[0][i
+4] = env
->spr
[SPR_DBAT4U
+ 2*i
];
179 env
->DBAT
[1][i
+4] = env
->spr
[SPR_DBAT4U
+ 2*i
+ 1];
180 env
->IBAT
[0][i
+4] = env
->spr
[SPR_IBAT4U
+ 2*i
];
181 env
->IBAT
[1][i
+4] = env
->spr
[SPR_IBAT4U
+ 2*i
+ 1];
184 if (!env
->external_htab
) {
185 /* Restore htab_base and htab_mask variables */
186 ppc_store_sdr1(env
, env
->spr
[SPR_SDR1
]);
188 hreg_compute_hflags(env
);
189 hreg_compute_mem_idx(env
);
194 static bool fpu_needed(void *opaque
)
196 PowerPCCPU
*cpu
= opaque
;
198 return (cpu
->env
.insns_flags
& PPC_FLOAT
);
201 static const VMStateDescription vmstate_fpu
= {
204 .minimum_version_id
= 1,
205 .minimum_version_id_old
= 1,
206 .fields
= (VMStateField
[]) {
207 VMSTATE_FLOAT64_ARRAY(env
.fpr
, PowerPCCPU
, 32),
208 VMSTATE_UINTTL(env
.fpscr
, PowerPCCPU
),
209 VMSTATE_END_OF_LIST()
213 static bool altivec_needed(void *opaque
)
215 PowerPCCPU
*cpu
= opaque
;
217 return (cpu
->env
.insns_flags
& PPC_ALTIVEC
);
220 static const VMStateDescription vmstate_altivec
= {
221 .name
= "cpu/altivec",
223 .minimum_version_id
= 1,
224 .minimum_version_id_old
= 1,
225 .fields
= (VMStateField
[]) {
226 VMSTATE_AVR_ARRAY(env
.avr
, PowerPCCPU
, 32),
227 VMSTATE_UINT32(env
.vscr
, PowerPCCPU
),
228 VMSTATE_END_OF_LIST()
232 static bool vsx_needed(void *opaque
)
234 PowerPCCPU
*cpu
= opaque
;
236 return (cpu
->env
.insns_flags2
& PPC2_VSX
);
239 static const VMStateDescription vmstate_vsx
= {
242 .minimum_version_id
= 1,
243 .minimum_version_id_old
= 1,
244 .fields
= (VMStateField
[]) {
245 VMSTATE_UINT64_ARRAY(env
.vsr
, PowerPCCPU
, 32),
246 VMSTATE_END_OF_LIST()
250 static bool sr_needed(void *opaque
)
253 PowerPCCPU
*cpu
= opaque
;
255 return !(cpu
->env
.mmu_model
& POWERPC_MMU_64
);
261 static const VMStateDescription vmstate_sr
= {
264 .minimum_version_id
= 1,
265 .minimum_version_id_old
= 1,
266 .fields
= (VMStateField
[]) {
267 VMSTATE_UINTTL_ARRAY(env
.sr
, PowerPCCPU
, 32),
268 VMSTATE_END_OF_LIST()
273 static int get_slbe(QEMUFile
*f
, void *pv
, size_t size
)
277 v
->esid
= qemu_get_be64(f
);
278 v
->vsid
= qemu_get_be64(f
);
283 static void put_slbe(QEMUFile
*f
, void *pv
, size_t size
)
287 qemu_put_be64(f
, v
->esid
);
288 qemu_put_be64(f
, v
->vsid
);
291 static const VMStateInfo vmstate_info_slbe
= {
297 #define VMSTATE_SLB_ARRAY_V(_f, _s, _n, _v) \
298 VMSTATE_ARRAY(_f, _s, _n, _v, vmstate_info_slbe, ppc_slb_t)
300 #define VMSTATE_SLB_ARRAY(_f, _s, _n) \
301 VMSTATE_SLB_ARRAY_V(_f, _s, _n, 0)
303 static bool slb_needed(void *opaque
)
305 PowerPCCPU
*cpu
= opaque
;
307 /* We don't support any of the old segment table based 64-bit CPUs */
308 return (cpu
->env
.mmu_model
& POWERPC_MMU_64
);
311 static const VMStateDescription vmstate_slb
= {
314 .minimum_version_id
= 1,
315 .minimum_version_id_old
= 1,
316 .fields
= (VMStateField
[]) {
317 VMSTATE_INT32_EQUAL(env
.slb_nr
, PowerPCCPU
),
318 VMSTATE_SLB_ARRAY(env
.slb
, PowerPCCPU
, MAX_SLB_ENTRIES
),
319 VMSTATE_END_OF_LIST()
322 #endif /* TARGET_PPC64 */
324 static const VMStateDescription vmstate_tlb6xx_entry
= {
325 .name
= "cpu/tlb6xx_entry",
327 .minimum_version_id
= 1,
328 .minimum_version_id_old
= 1,
329 .fields
= (VMStateField
[]) {
330 VMSTATE_UINTTL(pte0
, ppc6xx_tlb_t
),
331 VMSTATE_UINTTL(pte1
, ppc6xx_tlb_t
),
332 VMSTATE_UINTTL(EPN
, ppc6xx_tlb_t
),
333 VMSTATE_END_OF_LIST()
337 static bool tlb6xx_needed(void *opaque
)
339 PowerPCCPU
*cpu
= opaque
;
340 CPUPPCState
*env
= &cpu
->env
;
342 return env
->nb_tlb
&& (env
->tlb_type
== TLB_6XX
);
345 static const VMStateDescription vmstate_tlb6xx
= {
346 .name
= "cpu/tlb6xx",
348 .minimum_version_id
= 1,
349 .minimum_version_id_old
= 1,
350 .fields
= (VMStateField
[]) {
351 VMSTATE_INT32_EQUAL(env
.nb_tlb
, PowerPCCPU
),
352 VMSTATE_STRUCT_VARRAY_POINTER_INT32(env
.tlb
.tlb6
, PowerPCCPU
,
354 vmstate_tlb6xx_entry
,
356 VMSTATE_UINTTL_ARRAY(env
.tgpr
, PowerPCCPU
, 4),
357 VMSTATE_END_OF_LIST()
361 static const VMStateDescription vmstate_tlbemb_entry
= {
362 .name
= "cpu/tlbemb_entry",
364 .minimum_version_id
= 1,
365 .minimum_version_id_old
= 1,
366 .fields
= (VMStateField
[]) {
367 VMSTATE_UINT64(RPN
, ppcemb_tlb_t
),
368 VMSTATE_UINTTL(EPN
, ppcemb_tlb_t
),
369 VMSTATE_UINTTL(PID
, ppcemb_tlb_t
),
370 VMSTATE_UINTTL(size
, ppcemb_tlb_t
),
371 VMSTATE_UINT32(prot
, ppcemb_tlb_t
),
372 VMSTATE_UINT32(attr
, ppcemb_tlb_t
),
373 VMSTATE_END_OF_LIST()
377 static bool tlbemb_needed(void *opaque
)
379 PowerPCCPU
*cpu
= opaque
;
380 CPUPPCState
*env
= &cpu
->env
;
382 return env
->nb_tlb
&& (env
->tlb_type
== TLB_EMB
);
385 static bool pbr403_needed(void *opaque
)
387 PowerPCCPU
*cpu
= opaque
;
388 uint32_t pvr
= cpu
->env
.spr
[SPR_PVR
];
390 return (pvr
& 0xffff0000) == 0x00200000;
393 static const VMStateDescription vmstate_pbr403
= {
394 .name
= "cpu/pbr403",
396 .minimum_version_id
= 1,
397 .minimum_version_id_old
= 1,
398 .fields
= (VMStateField
[]) {
399 VMSTATE_UINTTL_ARRAY(env
.pb
, PowerPCCPU
, 4),
400 VMSTATE_END_OF_LIST()
404 static const VMStateDescription vmstate_tlbemb
= {
405 .name
= "cpu/tlb6xx",
407 .minimum_version_id
= 1,
408 .minimum_version_id_old
= 1,
409 .fields
= (VMStateField
[]) {
410 VMSTATE_INT32_EQUAL(env
.nb_tlb
, PowerPCCPU
),
411 VMSTATE_STRUCT_VARRAY_POINTER_INT32(env
.tlb
.tlbe
, PowerPCCPU
,
413 vmstate_tlbemb_entry
,
415 /* 403 protection registers */
416 VMSTATE_END_OF_LIST()
418 .subsections
= (VMStateSubsection
[]) {
420 .vmsd
= &vmstate_pbr403
,
421 .needed
= pbr403_needed
,
428 static const VMStateDescription vmstate_tlbmas_entry
= {
429 .name
= "cpu/tlbmas_entry",
431 .minimum_version_id
= 1,
432 .minimum_version_id_old
= 1,
433 .fields
= (VMStateField
[]) {
434 VMSTATE_UINT32(mas8
, ppcmas_tlb_t
),
435 VMSTATE_UINT32(mas1
, ppcmas_tlb_t
),
436 VMSTATE_UINT64(mas2
, ppcmas_tlb_t
),
437 VMSTATE_UINT64(mas7_3
, ppcmas_tlb_t
),
438 VMSTATE_END_OF_LIST()
442 static bool tlbmas_needed(void *opaque
)
444 PowerPCCPU
*cpu
= opaque
;
445 CPUPPCState
*env
= &cpu
->env
;
447 return env
->nb_tlb
&& (env
->tlb_type
== TLB_MAS
);
450 static const VMStateDescription vmstate_tlbmas
= {
451 .name
= "cpu/tlbmas",
453 .minimum_version_id
= 1,
454 .minimum_version_id_old
= 1,
455 .fields
= (VMStateField
[]) {
456 VMSTATE_INT32_EQUAL(env
.nb_tlb
, PowerPCCPU
),
457 VMSTATE_STRUCT_VARRAY_POINTER_INT32(env
.tlb
.tlbm
, PowerPCCPU
,
459 vmstate_tlbmas_entry
,
461 VMSTATE_END_OF_LIST()
465 const VMStateDescription vmstate_ppc_cpu
= {
468 .minimum_version_id
= 5,
469 .minimum_version_id_old
= 4,
470 .load_state_old
= cpu_load_old
,
471 .pre_save
= cpu_pre_save
,
472 .post_load
= cpu_post_load
,
473 .fields
= (VMStateField
[]) {
474 /* Verify we haven't changed the pvr */
475 VMSTATE_UINTTL_EQUAL(env
.spr
[SPR_PVR
], PowerPCCPU
),
477 /* User mode architected state */
478 VMSTATE_UINTTL_ARRAY(env
.gpr
, PowerPCCPU
, 32),
479 #if !defined(TARGET_PPC64)
480 VMSTATE_UINTTL_ARRAY(env
.gprh
, PowerPCCPU
, 32),
482 VMSTATE_UINT32_ARRAY(env
.crf
, PowerPCCPU
, 8),
483 VMSTATE_UINTTL(env
.nip
, PowerPCCPU
),
486 VMSTATE_UINTTL_ARRAY(env
.spr
, PowerPCCPU
, 1024),
487 VMSTATE_UINT64(env
.spe_acc
, PowerPCCPU
),
490 VMSTATE_UINTTL(env
.reserve_addr
, PowerPCCPU
),
492 /* Supervisor mode architected state */
493 VMSTATE_UINTTL(env
.msr
, PowerPCCPU
),
496 VMSTATE_UINTTL(env
.hflags_nmsr
, PowerPCCPU
),
497 /* FIXME: access_type? */
499 /* Sanity checking */
500 VMSTATE_UINTTL_EQUAL(env
.msr_mask
, PowerPCCPU
),
501 VMSTATE_UINT64_EQUAL(env
.insns_flags
, PowerPCCPU
),
502 VMSTATE_UINT64_EQUAL(env
.insns_flags2
, PowerPCCPU
),
503 VMSTATE_UINT32_EQUAL(env
.nb_BATs
, PowerPCCPU
),
504 VMSTATE_END_OF_LIST()
506 .subsections
= (VMStateSubsection
[]) {
508 .vmsd
= &vmstate_fpu
,
509 .needed
= fpu_needed
,
511 .vmsd
= &vmstate_altivec
,
512 .needed
= altivec_needed
,
514 .vmsd
= &vmstate_vsx
,
515 .needed
= vsx_needed
,
521 .vmsd
= &vmstate_slb
,
522 .needed
= slb_needed
,
524 #endif /* TARGET_PPC64 */
525 .vmsd
= &vmstate_tlb6xx
,
526 .needed
= tlb6xx_needed
,
528 .vmsd
= &vmstate_tlbemb
,
529 .needed
= tlbemb_needed
,
531 .vmsd
= &vmstate_tlbmas
,
532 .needed
= tlbmas_needed
,