2 * PowerPC CPU routines for qemu.
4 * Copyright (c) 2017 Nikunj A Dadhania, IBM Corporation.
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #include "qemu/osdep.h"
22 #include "cpu-models.h"
25 #include "fpu/softfloat-helpers.h"
26 #include "mmu-hash64.h"
27 #include "helper_regs.h"
28 #include "sysemu/tcg.h"
30 target_ulong
cpu_read_xer(const CPUPPCState
*env
)
33 return env
->xer
| (env
->so
<< XER_SO
) |
34 (env
->ov
<< XER_OV
) | (env
->ca
<< XER_CA
) |
35 (env
->ov32
<< XER_OV32
) | (env
->ca32
<< XER_CA32
);
38 return env
->xer
| (env
->so
<< XER_SO
) | (env
->ov
<< XER_OV
) |
42 void cpu_write_xer(CPUPPCState
*env
, target_ulong xer
)
44 env
->so
= (xer
>> XER_SO
) & 1;
45 env
->ov
= (xer
>> XER_OV
) & 1;
46 env
->ca
= (xer
>> XER_CA
) & 1;
47 /* write all the flags, while reading back check of isa300 */
48 env
->ov32
= (xer
>> XER_OV32
) & 1;
49 env
->ca32
= (xer
>> XER_CA32
) & 1;
50 env
->xer
= xer
& ~((1ul << XER_SO
) |
51 (1ul << XER_OV
) | (1ul << XER_CA
) |
52 (1ul << XER_OV32
) | (1ul << XER_CA32
));
55 void ppc_store_vscr(CPUPPCState
*env
, uint32_t vscr
)
57 env
->vscr
= vscr
& ~(1u << VSCR_SAT
);
58 /* Which bit we set is completely arbitrary, but clear the rest. */
59 env
->vscr_sat
.u64
[0] = vscr
& (1u << VSCR_SAT
);
60 env
->vscr_sat
.u64
[1] = 0;
61 set_flush_to_zero((vscr
>> VSCR_NJ
) & 1, &env
->vec_status
);
62 set_flush_inputs_to_zero((vscr
>> VSCR_NJ
) & 1, &env
->vec_status
);
65 uint32_t ppc_get_vscr(CPUPPCState
*env
)
67 uint32_t sat
= (env
->vscr_sat
.u64
[0] | env
->vscr_sat
.u64
[1]) != 0;
68 return env
->vscr
| (sat
<< VSCR_SAT
);
71 void ppc_set_cr(CPUPPCState
*env
, uint64_t cr
)
73 for (int i
= 7; i
>= 0; i
--) {
74 env
->crf
[i
] = cr
& 0xf;
79 uint64_t ppc_get_cr(const CPUPPCState
*env
)
82 for (int i
= 0; i
< 8; i
++) {
83 cr
|= (env
->crf
[i
] & 0xf) << (4 * (7 - i
));
88 /* GDBstub can read and write MSR... */
89 void ppc_store_msr(CPUPPCState
*env
, target_ulong value
)
91 hreg_store_msr(env
, value
, 0);
94 #if !defined(CONFIG_USER_ONLY)
95 void ppc_store_lpcr(PowerPCCPU
*cpu
, target_ulong val
)
97 PowerPCCPUClass
*pcc
= POWERPC_CPU_GET_CLASS(cpu
);
98 CPUPPCState
*env
= &cpu
->env
;
100 env
->spr
[SPR_LPCR
] = val
& pcc
->lpcr_mask
;
101 /* The gtse bit affects hflags */
102 hreg_compute_hflags(env
);
104 ppc_maybe_interrupt(env
);
107 #if defined(TARGET_PPC64)
108 void ppc_update_ciabr(CPUPPCState
*env
)
110 CPUState
*cs
= env_cpu(env
);
111 target_ulong ciabr
= env
->spr
[SPR_CIABR
];
112 target_ulong ciea
, priv
;
114 ciea
= ciabr
& PPC_BITMASK(0, 61);
115 priv
= ciabr
& PPC_BITMASK(62, 63);
117 if (env
->ciabr_breakpoint
) {
118 cpu_breakpoint_remove_by_ref(cs
, env
->ciabr_breakpoint
);
119 env
->ciabr_breakpoint
= NULL
;
123 cpu_breakpoint_insert(cs
, ciea
, BP_CPU
, &env
->ciabr_breakpoint
);
127 void ppc_store_ciabr(CPUPPCState
*env
, target_ulong val
)
129 env
->spr
[SPR_CIABR
] = val
;
130 ppc_update_ciabr(env
);
133 void ppc_update_daw0(CPUPPCState
*env
)
135 CPUState
*cs
= env_cpu(env
);
136 target_ulong deaw
= env
->spr
[SPR_DAWR0
] & PPC_BITMASK(0, 60);
137 uint32_t dawrx
= env
->spr
[SPR_DAWRX0
];
138 int mrd
= extract32(dawrx
, PPC_BIT_NR(48), 54 - 48);
139 bool dw
= extract32(dawrx
, PPC_BIT_NR(57), 1);
140 bool dr
= extract32(dawrx
, PPC_BIT_NR(58), 1);
141 bool hv
= extract32(dawrx
, PPC_BIT_NR(61), 1);
142 bool sv
= extract32(dawrx
, PPC_BIT_NR(62), 1);
143 bool pr
= extract32(dawrx
, PPC_BIT_NR(62), 1);
147 if (env
->dawr0_watchpoint
) {
148 cpu_watchpoint_remove_by_ref(cs
, env
->dawr0_watchpoint
);
149 env
->dawr0_watchpoint
= NULL
;
156 if (!hv
&& !sv
&& !pr
) {
161 flags
= BP_CPU
| BP_STOP_BEFORE_ACCESS
;
163 flags
|= BP_MEM_READ
;
166 flags
|= BP_MEM_WRITE
;
169 cpu_watchpoint_insert(cs
, deaw
, len
, flags
, &env
->dawr0_watchpoint
);
172 void ppc_store_dawr0(CPUPPCState
*env
, target_ulong val
)
174 env
->spr
[SPR_DAWR0
] = val
;
175 ppc_update_daw0(env
);
178 void ppc_store_dawrx0(CPUPPCState
*env
, uint32_t val
)
180 int hrammc
= extract32(val
, PPC_BIT_NR(56), 1);
183 /* This might be done with a second watchpoint at the xor of DEAW[0] */
184 qemu_log_mask(LOG_UNIMP
, "%s: DAWRX0[HRAMMC] is unimplemented\n",
188 env
->spr
[SPR_DAWRX0
] = val
;
189 ppc_update_daw0(env
);
194 static inline void fpscr_set_rounding_mode(CPUPPCState
*env
)
198 /* Set rounding mode */
199 switch (env
->fpscr
& FP_RN
) {
201 /* Best approximation (round to nearest) */
202 rnd_type
= float_round_nearest_even
;
205 /* Smaller magnitude (round toward zero) */
206 rnd_type
= float_round_to_zero
;
209 /* Round toward +infinite */
210 rnd_type
= float_round_up
;
214 /* Round toward -infinite */
215 rnd_type
= float_round_down
;
218 set_float_rounding_mode(rnd_type
, &env
->fp_status
);
221 void ppc_store_fpscr(CPUPPCState
*env
, target_ulong val
)
223 val
&= FPSCR_MTFS_MASK
;
224 if (val
& FPSCR_IX
) {
227 if ((val
>> FPSCR_XX
) & (val
>> FPSCR_XE
) & 0x1f) {
231 env
->fp_status
.rebias_overflow
= (FP_OE
& env
->fpscr
) ? true : false;
232 env
->fp_status
.rebias_underflow
= (FP_UE
& env
->fpscr
) ? true : false;
234 fpscr_set_rounding_mode(env
);