2 * RX emulation definition
4 * Copyright (c) 2019 Yoshinori Sato
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2 or later, as published by the Free Software Foundation.
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
22 #include "qemu/bitops.h"
23 #include "qemu-common.h"
24 #include "hw/registerfields.h"
27 #include "exec/cpu-defs.h"
38 FIELD(PSW
, IPL
, 24, 4)
49 FIELD(FPSW
, CAUSE
, 2, 6)
51 FIELD(FPSW
, EV
, 10, 1)
52 FIELD(FPSW
, EO
, 11, 1)
53 FIELD(FPSW
, EZ
, 12, 1)
54 FIELD(FPSW
, EU
, 13, 1)
55 FIELD(FPSW
, EX
, 14, 1)
56 FIELD(FPSW
, ENABLE
, 10, 5)
57 FIELD(FPSW
, FV
, 26, 1)
58 FIELD(FPSW
, FO
, 27, 1)
59 FIELD(FPSW
, FZ
, 28, 1)
60 FIELD(FPSW
, FU
, 29, 1)
61 FIELD(FPSW
, FX
, 30, 1)
62 FIELD(FPSW
, FLAGS
, 26, 4)
63 FIELD(FPSW
, FS
, 31, 1)
69 typedef struct CPURXState
{
71 uint32_t regs
[NUM_REGS
]; /* general registers */
72 uint32_t psw_o
; /* O bit of status register */
73 uint32_t psw_s
; /* S bit of status register */
74 uint32_t psw_z
; /* Z bit of status register */
75 uint32_t psw_c
; /* C bit of status register */
80 uint32_t bpsw
; /* backup status */
81 uint32_t bpc
; /* backup pc */
82 uint32_t isp
; /* global base register */
83 uint32_t usp
; /* vector base register */
84 uint32_t pc
; /* program counter */
85 uint32_t intb
; /* interrupt vector */
90 /* Fields up to this point are cleared by a CPU reset */
91 struct {} end_reset_fields
;
95 uint32_t req_irq
; /* Requested interrupt no (hard) */
96 uint32_t req_ipl
; /* Requested interrupt level */
97 uint32_t ack_irq
; /* execute irq */
98 uint32_t ack_ipl
; /* execute ipl */
99 float_status fp_status
;
100 qemu_irq ack
; /* Interrupt acknowledge */
114 CPUNegativeOffsetState neg
;
118 typedef RXCPU ArchCPU
;
120 #define ENV_OFFSET offsetof(RXCPU, env)
122 #define RX_CPU_TYPE_SUFFIX "-" TYPE_RX_CPU
123 #define RX_CPU_TYPE_NAME(model) model RX_CPU_TYPE_SUFFIX
124 #define CPU_RESOLVING_TYPE TYPE_RX_CPU
126 const char *rx_crname(uint8_t cr
);
127 void rx_cpu_do_interrupt(CPUState
*cpu
);
128 bool rx_cpu_exec_interrupt(CPUState
*cpu
, int int_req
);
129 void rx_cpu_dump_state(CPUState
*cpu
, FILE *f
, int flags
);
130 int rx_cpu_gdb_read_register(CPUState
*cpu
, GByteArray
*buf
, int reg
);
131 int rx_cpu_gdb_write_register(CPUState
*cpu
, uint8_t *buf
, int reg
);
132 hwaddr
rx_cpu_get_phys_page_debug(CPUState
*cpu
, vaddr addr
);
134 void rx_translate_init(void);
135 int cpu_rx_signal_handler(int host_signum
, void *pinfo
,
138 void rx_cpu_list(void);
139 void rx_cpu_unpack_psw(CPURXState
*env
, uint32_t psw
, int rte
);
141 #define cpu_signal_handler cpu_rx_signal_handler
142 #define cpu_list rx_cpu_list
144 #include "exec/cpu-all.h"
146 #define CPU_INTERRUPT_SOFT CPU_INTERRUPT_TGT_INT_0
147 #define CPU_INTERRUPT_FIR CPU_INTERRUPT_TGT_INT_1
152 static inline void cpu_get_tb_cpu_state(CPURXState
*env
, target_ulong
*pc
,
153 target_ulong
*cs_base
, uint32_t *flags
)
157 *flags
= FIELD_DP32(0, PSW
, PM
, env
->psw_pm
);
160 static inline int cpu_mmu_index(CPURXState
*env
, bool ifetch
)
165 static inline uint32_t rx_cpu_pack_psw(CPURXState
*env
)
168 psw
= FIELD_DP32(psw
, PSW
, IPL
, env
->psw_ipl
);
169 psw
= FIELD_DP32(psw
, PSW
, PM
, env
->psw_pm
);
170 psw
= FIELD_DP32(psw
, PSW
, U
, env
->psw_u
);
171 psw
= FIELD_DP32(psw
, PSW
, I
, env
->psw_i
);
172 psw
= FIELD_DP32(psw
, PSW
, O
, env
->psw_o
>> 31);
173 psw
= FIELD_DP32(psw
, PSW
, S
, env
->psw_s
>> 31);
174 psw
= FIELD_DP32(psw
, PSW
, Z
, env
->psw_z
== 0);
175 psw
= FIELD_DP32(psw
, PSW
, C
, env
->psw_c
);
179 #endif /* RX_CPU_H */