Merge remote-tracking branch 'remotes/dgibson/tags/ppc-for-2.9-20170303' into staging
[qemu/ar7.git] / hw / pci-bridge / xio3130_upstream.c
blob401c78452b6bab91240d7f76f97485c2a39097c0
1 /*
2 * xio3130_upstream.c
3 * TI X3130 pci express upstream port switch
5 * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp>
6 * VA Linux Systems Japan K.K.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License along
19 * with this program; if not, see <http://www.gnu.org/licenses/>.
22 #include "qemu/osdep.h"
23 #include "hw/pci/pci_ids.h"
24 #include "hw/pci/msi.h"
25 #include "hw/pci/pcie.h"
26 #include "xio3130_upstream.h"
27 #include "qapi/error.h"
29 #define PCI_DEVICE_ID_TI_XIO3130U 0x8232 /* upstream port */
30 #define XIO3130_REVISION 0x2
31 #define XIO3130_MSI_OFFSET 0x70
32 #define XIO3130_MSI_SUPPORTED_FLAGS PCI_MSI_FLAGS_64BIT
33 #define XIO3130_MSI_NR_VECTOR 1
34 #define XIO3130_SSVID_OFFSET 0x80
35 #define XIO3130_SSVID_SVID 0
36 #define XIO3130_SSVID_SSID 0
37 #define XIO3130_EXP_OFFSET 0x90
38 #define XIO3130_AER_OFFSET 0x100
40 static void xio3130_upstream_write_config(PCIDevice *d, uint32_t address,
41 uint32_t val, int len)
43 pci_bridge_write_config(d, address, val, len);
44 pcie_cap_flr_write_config(d, address, val, len);
45 pcie_aer_write_config(d, address, val, len);
48 static void xio3130_upstream_reset(DeviceState *qdev)
50 PCIDevice *d = PCI_DEVICE(qdev);
52 pci_bridge_reset(qdev);
53 pcie_cap_deverr_reset(d);
56 static int xio3130_upstream_initfn(PCIDevice *d)
58 PCIEPort *p = PCIE_PORT(d);
59 int rc;
60 Error *err = NULL;
62 pci_bridge_initfn(d, TYPE_PCIE_BUS);
63 pcie_port_init_reg(d);
65 rc = msi_init(d, XIO3130_MSI_OFFSET, XIO3130_MSI_NR_VECTOR,
66 XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_64BIT,
67 XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_MASKBIT, &err);
68 if (rc < 0) {
69 assert(rc == -ENOTSUP);
70 error_report_err(err);
71 goto err_bridge;
74 rc = pci_bridge_ssvid_init(d, XIO3130_SSVID_OFFSET,
75 XIO3130_SSVID_SVID, XIO3130_SSVID_SSID);
76 if (rc < 0) {
77 goto err_bridge;
80 rc = pcie_cap_init(d, XIO3130_EXP_OFFSET, PCI_EXP_TYPE_UPSTREAM,
81 p->port);
82 if (rc < 0) {
83 goto err_msi;
85 pcie_cap_flr_init(d);
86 pcie_cap_deverr_init(d);
88 rc = pcie_aer_init(d, PCI_ERR_VER, XIO3130_AER_OFFSET,
89 PCI_ERR_SIZEOF, &err);
90 if (rc < 0) {
91 error_report_err(err);
92 goto err;
95 return 0;
97 err:
98 pcie_cap_exit(d);
99 err_msi:
100 msi_uninit(d);
101 err_bridge:
102 pci_bridge_exitfn(d);
103 return rc;
106 static void xio3130_upstream_exitfn(PCIDevice *d)
108 pcie_aer_exit(d);
109 pcie_cap_exit(d);
110 msi_uninit(d);
111 pci_bridge_exitfn(d);
114 PCIEPort *xio3130_upstream_init(PCIBus *bus, int devfn, bool multifunction,
115 const char *bus_name, pci_map_irq_fn map_irq,
116 uint8_t port)
118 PCIDevice *d;
119 PCIBridge *br;
120 DeviceState *qdev;
122 d = pci_create_multifunction(bus, devfn, multifunction, "x3130-upstream");
123 if (!d) {
124 return NULL;
126 br = PCI_BRIDGE(d);
128 qdev = DEVICE(d);
129 pci_bridge_map_irq(br, bus_name, map_irq);
130 qdev_prop_set_uint8(qdev, "port", port);
131 qdev_init_nofail(qdev);
133 return PCIE_PORT(d);
136 static const VMStateDescription vmstate_xio3130_upstream = {
137 .name = "xio3130-express-upstream-port",
138 .version_id = 1,
139 .minimum_version_id = 1,
140 .fields = (VMStateField[]) {
141 VMSTATE_PCI_DEVICE(parent_obj.parent_obj, PCIEPort),
142 VMSTATE_STRUCT(parent_obj.parent_obj.exp.aer_log, PCIEPort, 0,
143 vmstate_pcie_aer_log, PCIEAERLog),
144 VMSTATE_END_OF_LIST()
148 static void xio3130_upstream_class_init(ObjectClass *klass, void *data)
150 DeviceClass *dc = DEVICE_CLASS(klass);
151 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
153 k->is_express = 1;
154 k->is_bridge = 1;
155 k->config_write = xio3130_upstream_write_config;
156 k->init = xio3130_upstream_initfn;
157 k->exit = xio3130_upstream_exitfn;
158 k->vendor_id = PCI_VENDOR_ID_TI;
159 k->device_id = PCI_DEVICE_ID_TI_XIO3130U;
160 k->revision = XIO3130_REVISION;
161 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
162 dc->desc = "TI X3130 Upstream Port of PCI Express Switch";
163 dc->reset = xio3130_upstream_reset;
164 dc->vmsd = &vmstate_xio3130_upstream;
167 static const TypeInfo xio3130_upstream_info = {
168 .name = "x3130-upstream",
169 .parent = TYPE_PCIE_PORT,
170 .class_init = xio3130_upstream_class_init,
173 static void xio3130_upstream_register_types(void)
175 type_register_static(&xio3130_upstream_info);
178 type_init(xio3130_upstream_register_types)