pci: 64bit bar support.
[qemu/ar7.git] / hw / pci.c
blob7da3db970e9720a50e36f6cb6b7e010d1eb161f8
1 /*
2 * QEMU PCI bus manager
4 * Copyright (c) 2004 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
24 #include "hw.h"
25 #include "pci.h"
26 #include "monitor.h"
27 #include "net.h"
28 #include "sysemu.h"
30 //#define DEBUG_PCI
31 #ifdef DEBUG_PCI
32 # define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
33 #else
34 # define PCI_DPRINTF(format, ...) do { } while (0)
35 #endif
37 struct PCIBus {
38 BusState qbus;
39 int bus_num;
40 int devfn_min;
41 pci_set_irq_fn set_irq;
42 pci_map_irq_fn map_irq;
43 pci_hotplug_fn hotplug;
44 uint32_t config_reg; /* XXX: suppress */
45 void *irq_opaque;
46 PCIDevice *devices[256];
47 PCIDevice *parent_dev;
48 PCIBus *next;
49 /* The bus IRQ state is the logical OR of the connected devices.
50 Keep a count of the number of devices with raised IRQs. */
51 int nirq;
52 int *irq_count;
55 static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
57 static struct BusInfo pci_bus_info = {
58 .name = "PCI",
59 .size = sizeof(PCIBus),
60 .print_dev = pcibus_dev_print,
61 .props = (Property[]) {
62 DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
63 DEFINE_PROP_END_OF_LIST()
67 static void pci_update_mappings(PCIDevice *d);
68 static void pci_set_irq(void *opaque, int irq_num, int level);
70 target_phys_addr_t pci_mem_base;
71 static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
72 static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
73 static PCIBus *first_bus;
75 static const VMStateDescription vmstate_pcibus = {
76 .name = "PCIBUS",
77 .version_id = 1,
78 .minimum_version_id = 1,
79 .minimum_version_id_old = 1,
80 .fields = (VMStateField []) {
81 VMSTATE_INT32_EQUAL(nirq, PCIBus),
82 VMSTATE_VARRAY_INT32(irq_count, PCIBus, nirq, 0, vmstate_info_int32, int32_t),
83 VMSTATE_END_OF_LIST()
87 static int pci_bar(PCIDevice *d, int reg)
89 uint8_t type;
91 if (reg != PCI_ROM_SLOT)
92 return PCI_BASE_ADDRESS_0 + reg * 4;
94 type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
95 return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
98 static void pci_device_reset(PCIDevice *dev)
100 int r;
102 memset(dev->irq_state, 0, sizeof dev->irq_state);
103 dev->config[PCI_COMMAND] &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
104 PCI_COMMAND_MASTER);
105 dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
106 dev->config[PCI_INTERRUPT_LINE] = 0x0;
107 for (r = 0; r < PCI_NUM_REGIONS; ++r) {
108 if (!dev->io_regions[r].size) {
109 continue;
111 pci_set_long(dev->config + pci_bar(dev, r), dev->io_regions[r].type);
113 pci_update_mappings(dev);
116 static void pci_bus_reset(void *opaque)
118 PCIBus *bus = opaque;
119 int i;
121 for (i = 0; i < bus->nirq; i++) {
122 bus->irq_count[i] = 0;
124 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
125 if (bus->devices[i]) {
126 pci_device_reset(bus->devices[i]);
131 void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
132 const char *name, int devfn_min)
134 static int nbus = 0;
136 qbus_create_inplace(&bus->qbus, &pci_bus_info, parent, name);
137 bus->devfn_min = devfn_min;
138 bus->next = first_bus;
139 first_bus = bus;
140 vmstate_register(nbus++, &vmstate_pcibus, bus);
141 qemu_register_reset(pci_bus_reset, bus);
144 PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min)
146 PCIBus *bus;
148 bus = qemu_mallocz(sizeof(*bus));
149 bus->qbus.qdev_allocated = 1;
150 pci_bus_new_inplace(bus, parent, name, devfn_min);
151 return bus;
154 void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
155 void *irq_opaque, int nirq)
157 bus->set_irq = set_irq;
158 bus->map_irq = map_irq;
159 bus->irq_opaque = irq_opaque;
160 bus->nirq = nirq;
161 bus->irq_count = qemu_mallocz(nirq * sizeof(bus->irq_count[0]));
164 void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug)
166 bus->qbus.allow_hotplug = 1;
167 bus->hotplug = hotplug;
170 PCIBus *pci_register_bus(DeviceState *parent, const char *name,
171 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
172 void *irq_opaque, int devfn_min, int nirq)
174 PCIBus *bus;
176 bus = pci_bus_new(parent, name, devfn_min);
177 pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
178 return bus;
181 static void pci_register_secondary_bus(PCIBus *bus,
182 PCIDevice *dev,
183 pci_map_irq_fn map_irq,
184 const char *name)
186 qbus_create_inplace(&bus->qbus, &pci_bus_info, &dev->qdev, name);
187 bus->map_irq = map_irq;
188 bus->parent_dev = dev;
189 bus->next = dev->bus->next;
190 dev->bus->next = bus;
193 int pci_bus_num(PCIBus *s)
195 return s->bus_num;
198 static int get_pci_config_device(QEMUFile *f, void *pv, size_t size)
200 PCIDevice *s = container_of(pv, PCIDevice, config);
201 uint8_t config[PCI_CONFIG_SPACE_SIZE];
202 int i;
204 assert(size == sizeof config);
205 qemu_get_buffer(f, config, sizeof config);
206 for (i = 0; i < sizeof config; ++i)
207 if ((config[i] ^ s->config[i]) & s->cmask[i] & ~s->wmask[i])
208 return -EINVAL;
209 memcpy(s->config, config, sizeof config);
211 pci_update_mappings(s);
213 return 0;
216 /* just put buffer */
217 static void put_pci_config_device(QEMUFile *f, void *pv, size_t size)
219 const uint8_t *v = pv;
220 qemu_put_buffer(f, v, size);
223 static VMStateInfo vmstate_info_pci_config = {
224 .name = "pci config",
225 .get = get_pci_config_device,
226 .put = put_pci_config_device,
229 const VMStateDescription vmstate_pci_device = {
230 .name = "PCIDevice",
231 .version_id = 2,
232 .minimum_version_id = 1,
233 .minimum_version_id_old = 1,
234 .fields = (VMStateField []) {
235 VMSTATE_INT32_LE(version_id, PCIDevice),
236 VMSTATE_SINGLE(config, PCIDevice, 0, vmstate_info_pci_config,
237 typeof_field(PCIDevice,config)),
238 VMSTATE_INT32_ARRAY_V(irq_state, PCIDevice, PCI_NUM_PINS, 2),
239 VMSTATE_END_OF_LIST()
243 void pci_device_save(PCIDevice *s, QEMUFile *f)
245 vmstate_save_state(f, &vmstate_pci_device, s);
248 int pci_device_load(PCIDevice *s, QEMUFile *f)
250 return vmstate_load_state(f, &vmstate_pci_device, s, s->version_id);
253 static int pci_set_default_subsystem_id(PCIDevice *pci_dev)
255 uint16_t *id;
257 id = (void*)(&pci_dev->config[PCI_SUBVENDOR_ID]);
258 id[0] = cpu_to_le16(pci_default_sub_vendor_id);
259 id[1] = cpu_to_le16(pci_default_sub_device_id);
260 return 0;
264 * Parse [[<domain>:]<bus>:]<slot>, return -1 on error
266 static int pci_parse_devaddr(const char *addr, int *domp, int *busp, unsigned *slotp)
268 const char *p;
269 char *e;
270 unsigned long val;
271 unsigned long dom = 0, bus = 0;
272 unsigned slot = 0;
274 p = addr;
275 val = strtoul(p, &e, 16);
276 if (e == p)
277 return -1;
278 if (*e == ':') {
279 bus = val;
280 p = e + 1;
281 val = strtoul(p, &e, 16);
282 if (e == p)
283 return -1;
284 if (*e == ':') {
285 dom = bus;
286 bus = val;
287 p = e + 1;
288 val = strtoul(p, &e, 16);
289 if (e == p)
290 return -1;
294 if (dom > 0xffff || bus > 0xff || val > 0x1f)
295 return -1;
297 slot = val;
299 if (*e)
300 return -1;
302 /* Note: QEMU doesn't implement domains other than 0 */
303 if (dom != 0 || pci_find_bus(bus) == NULL)
304 return -1;
306 *domp = dom;
307 *busp = bus;
308 *slotp = slot;
309 return 0;
312 int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
313 unsigned *slotp)
315 /* strip legacy tag */
316 if (!strncmp(addr, "pci_addr=", 9)) {
317 addr += 9;
319 if (pci_parse_devaddr(addr, domp, busp, slotp)) {
320 monitor_printf(mon, "Invalid pci address\n");
321 return -1;
323 return 0;
326 PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr)
328 int dom, bus;
329 unsigned slot;
331 if (!devaddr) {
332 *devfnp = -1;
333 return pci_find_bus(0);
336 if (pci_parse_devaddr(devaddr, &dom, &bus, &slot) < 0) {
337 return NULL;
340 *devfnp = slot << 3;
341 return pci_find_bus(bus);
344 static void pci_init_cmask(PCIDevice *dev)
346 pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
347 pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
348 dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
349 dev->cmask[PCI_REVISION_ID] = 0xff;
350 dev->cmask[PCI_CLASS_PROG] = 0xff;
351 pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
352 dev->cmask[PCI_HEADER_TYPE] = 0xff;
353 dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
356 static void pci_init_wmask(PCIDevice *dev)
358 int i;
359 dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
360 dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
361 pci_set_word(dev->wmask + PCI_COMMAND,
362 PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
363 for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i)
364 dev->wmask[i] = 0xff;
367 /* -1 for devfn means auto assign */
368 static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus,
369 const char *name, int devfn,
370 PCIConfigReadFunc *config_read,
371 PCIConfigWriteFunc *config_write)
373 if (devfn < 0) {
374 for(devfn = bus->devfn_min ; devfn < 256; devfn += 8) {
375 if (!bus->devices[devfn])
376 goto found;
378 return NULL;
379 found: ;
380 } else if (bus->devices[devfn]) {
381 return NULL;
383 pci_dev->bus = bus;
384 pci_dev->devfn = devfn;
385 pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
386 memset(pci_dev->irq_state, 0, sizeof(pci_dev->irq_state));
387 pci_set_default_subsystem_id(pci_dev);
388 pci_init_cmask(pci_dev);
389 pci_init_wmask(pci_dev);
391 if (!config_read)
392 config_read = pci_default_read_config;
393 if (!config_write)
394 config_write = pci_default_write_config;
395 pci_dev->config_read = config_read;
396 pci_dev->config_write = config_write;
397 bus->devices[devfn] = pci_dev;
398 pci_dev->irq = qemu_allocate_irqs(pci_set_irq, pci_dev, PCI_NUM_PINS);
399 pci_dev->version_id = 2; /* Current pci device vmstate version */
400 return pci_dev;
403 PCIDevice *pci_register_device(PCIBus *bus, const char *name,
404 int instance_size, int devfn,
405 PCIConfigReadFunc *config_read,
406 PCIConfigWriteFunc *config_write)
408 PCIDevice *pci_dev;
410 pci_dev = qemu_mallocz(instance_size);
411 pci_dev = do_pci_register_device(pci_dev, bus, name, devfn,
412 config_read, config_write);
413 return pci_dev;
415 static target_phys_addr_t pci_to_cpu_addr(target_phys_addr_t addr)
417 return addr + pci_mem_base;
420 static void pci_unregister_io_regions(PCIDevice *pci_dev)
422 PCIIORegion *r;
423 int i;
425 for(i = 0; i < PCI_NUM_REGIONS; i++) {
426 r = &pci_dev->io_regions[i];
427 if (!r->size || r->addr == PCI_BAR_UNMAPPED)
428 continue;
429 if (r->type == PCI_BASE_ADDRESS_SPACE_IO) {
430 isa_unassign_ioport(r->addr, r->size);
431 } else {
432 cpu_register_physical_memory(pci_to_cpu_addr(r->addr),
433 r->size,
434 IO_MEM_UNASSIGNED);
439 static int pci_unregister_device(DeviceState *dev)
441 PCIDevice *pci_dev = DO_UPCAST(PCIDevice, qdev, dev);
442 PCIDeviceInfo *info = DO_UPCAST(PCIDeviceInfo, qdev, dev->info);
443 int ret = 0;
445 if (info->exit)
446 ret = info->exit(pci_dev);
447 if (ret)
448 return ret;
450 pci_unregister_io_regions(pci_dev);
452 qemu_free_irqs(pci_dev->irq);
453 pci_dev->bus->devices[pci_dev->devfn] = NULL;
454 return 0;
457 void pci_register_bar(PCIDevice *pci_dev, int region_num,
458 pcibus_t size, int type,
459 PCIMapIORegionFunc *map_func)
461 PCIIORegion *r;
462 uint32_t addr;
463 pcibus_t wmask;
465 if ((unsigned int)region_num >= PCI_NUM_REGIONS)
466 return;
468 if (size & (size-1)) {
469 fprintf(stderr, "ERROR: PCI region size must be pow2 "
470 "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size);
471 exit(1);
474 r = &pci_dev->io_regions[region_num];
475 r->addr = PCI_BAR_UNMAPPED;
476 r->size = size;
477 r->type = type;
478 r->map_func = map_func;
480 wmask = ~(size - 1);
481 addr = pci_bar(pci_dev, region_num);
482 if (region_num == PCI_ROM_SLOT) {
483 /* ROM enable bit is writeable */
484 wmask |= PCI_ROM_ADDRESS_ENABLE;
486 pci_set_long(pci_dev->config + addr, type);
487 if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
488 r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
489 pci_set_quad(pci_dev->wmask + addr, wmask);
490 pci_set_quad(pci_dev->cmask + addr, ~0ULL);
491 } else {
492 pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
493 pci_set_long(pci_dev->cmask + addr, 0xffffffff);
497 static void pci_update_mappings(PCIDevice *d)
499 PCIIORegion *r;
500 int cmd, i;
501 pcibus_t last_addr, new_addr;
503 cmd = pci_get_word(d->config + PCI_COMMAND);
504 for(i = 0; i < PCI_NUM_REGIONS; i++) {
505 r = &d->io_regions[i];
506 if (r->size != 0) {
507 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
508 if (cmd & PCI_COMMAND_IO) {
509 new_addr = pci_get_long(d->config + pci_bar(d, i));
510 new_addr = new_addr & ~(r->size - 1);
511 last_addr = new_addr + r->size - 1;
512 /* NOTE: we have only 64K ioports on PC */
513 if (last_addr <= new_addr || new_addr == 0 ||
514 last_addr >= 0x10000) {
515 new_addr = PCI_BAR_UNMAPPED;
517 } else {
518 new_addr = PCI_BAR_UNMAPPED;
520 } else {
521 if (cmd & PCI_COMMAND_MEMORY) {
522 if (r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
523 new_addr = pci_get_quad(d->config + pci_bar(d, i));
524 } else {
525 new_addr = pci_get_long(d->config + pci_bar(d, i));
527 /* the ROM slot has a specific enable bit */
528 if (i == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE))
529 goto no_mem_map;
530 new_addr = new_addr & ~(r->size - 1);
531 last_addr = new_addr + r->size - 1;
532 /* NOTE: we do not support wrapping */
533 /* XXX: as we cannot support really dynamic
534 mappings, we handle specific values as invalid
535 mappings. */
536 if (last_addr <= new_addr || new_addr == 0 ||
537 last_addr == PCI_BAR_UNMAPPED ||
539 /* Now pcibus_t is 64bit.
540 * Check if 32 bit BAR wrap around explicitly.
541 * Without this, PC ide doesn't work well.
542 * TODO: remove this work around.
544 (!(r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) &&
545 last_addr >= UINT32_MAX) ||
548 * OS is allowed to set BAR beyond its addressable
549 * bits. For example, 32 bit OS can set 64bit bar
550 * to >4G. Check it.
552 last_addr >= TARGET_PHYS_ADDR_MAX) {
553 new_addr = PCI_BAR_UNMAPPED;
555 } else {
556 no_mem_map:
557 new_addr = PCI_BAR_UNMAPPED;
560 /* now do the real mapping */
561 if (new_addr != r->addr) {
562 if (r->addr != PCI_BAR_UNMAPPED) {
563 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
564 int class;
565 /* NOTE: specific hack for IDE in PC case:
566 only one byte must be mapped. */
567 class = pci_get_word(d->config + PCI_CLASS_DEVICE);
568 if (class == 0x0101 && r->size == 4) {
569 isa_unassign_ioport(r->addr + 2, 1);
570 } else {
571 isa_unassign_ioport(r->addr, r->size);
573 } else {
574 cpu_register_physical_memory(pci_to_cpu_addr(r->addr),
575 r->size,
576 IO_MEM_UNASSIGNED);
577 qemu_unregister_coalesced_mmio(r->addr, r->size);
580 r->addr = new_addr;
581 if (r->addr != PCI_BAR_UNMAPPED) {
582 r->map_func(d, i, r->addr, r->size, r->type);
589 uint32_t pci_default_read_config(PCIDevice *d,
590 uint32_t address, int len)
592 uint32_t val = 0;
593 assert(len == 1 || len == 2 || len == 4);
594 len = MIN(len, PCI_CONFIG_SPACE_SIZE - address);
595 memcpy(&val, d->config + address, len);
596 return le32_to_cpu(val);
599 void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int l)
601 uint8_t orig[PCI_CONFIG_SPACE_SIZE];
602 int i;
604 /* not efficient, but simple */
605 memcpy(orig, d->config, PCI_CONFIG_SPACE_SIZE);
606 for(i = 0; i < l && addr < PCI_CONFIG_SPACE_SIZE; val >>= 8, ++i, ++addr) {
607 uint8_t wmask = d->wmask[addr];
608 d->config[addr] = (d->config[addr] & ~wmask) | (val & wmask);
610 if (memcmp(orig + PCI_BASE_ADDRESS_0, d->config + PCI_BASE_ADDRESS_0, 24)
611 || ((orig[PCI_COMMAND] ^ d->config[PCI_COMMAND])
612 & (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)))
613 pci_update_mappings(d);
616 void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len)
618 PCIBus *s = opaque;
619 PCIDevice *pci_dev;
620 int config_addr, bus_num;
622 #if 0
623 PCI_DPRINTF("pci_data_write: addr=%08x val=%08x len=%d\n",
624 addr, val, len);
625 #endif
626 bus_num = (addr >> 16) & 0xff;
627 while (s && s->bus_num != bus_num)
628 s = s->next;
629 if (!s)
630 return;
631 pci_dev = s->devices[(addr >> 8) & 0xff];
632 if (!pci_dev)
633 return;
634 config_addr = addr & 0xff;
635 PCI_DPRINTF("pci_config_write: %s: addr=%02x val=%08x len=%d\n",
636 pci_dev->name, config_addr, val, len);
637 pci_dev->config_write(pci_dev, config_addr, val, len);
640 uint32_t pci_data_read(void *opaque, uint32_t addr, int len)
642 PCIBus *s = opaque;
643 PCIDevice *pci_dev;
644 int config_addr, bus_num;
645 uint32_t val;
647 bus_num = (addr >> 16) & 0xff;
648 while (s && s->bus_num != bus_num)
649 s= s->next;
650 if (!s)
651 goto fail;
652 pci_dev = s->devices[(addr >> 8) & 0xff];
653 if (!pci_dev) {
654 fail:
655 switch(len) {
656 case 1:
657 val = 0xff;
658 break;
659 case 2:
660 val = 0xffff;
661 break;
662 default:
663 case 4:
664 val = 0xffffffff;
665 break;
667 goto the_end;
669 config_addr = addr & 0xff;
670 val = pci_dev->config_read(pci_dev, config_addr, len);
671 PCI_DPRINTF("pci_config_read: %s: addr=%02x val=%08x len=%d\n",
672 pci_dev->name, config_addr, val, len);
673 the_end:
674 #if 0
675 PCI_DPRINTF("pci_data_read: addr=%08x val=%08x len=%d\n",
676 addr, val, len);
677 #endif
678 return val;
681 /***********************************************************/
682 /* generic PCI irq support */
684 /* 0 <= irq_num <= 3. level must be 0 or 1 */
685 static void pci_set_irq(void *opaque, int irq_num, int level)
687 PCIDevice *pci_dev = opaque;
688 PCIBus *bus;
689 int change;
691 change = level - pci_dev->irq_state[irq_num];
692 if (!change)
693 return;
695 pci_dev->irq_state[irq_num] = level;
696 for (;;) {
697 bus = pci_dev->bus;
698 irq_num = bus->map_irq(pci_dev, irq_num);
699 if (bus->set_irq)
700 break;
701 pci_dev = bus->parent_dev;
703 bus->irq_count[irq_num] += change;
704 bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
707 /***********************************************************/
708 /* monitor info on PCI */
710 typedef struct {
711 uint16_t class;
712 const char *desc;
713 } pci_class_desc;
715 static const pci_class_desc pci_class_descriptions[] =
717 { 0x0100, "SCSI controller"},
718 { 0x0101, "IDE controller"},
719 { 0x0102, "Floppy controller"},
720 { 0x0103, "IPI controller"},
721 { 0x0104, "RAID controller"},
722 { 0x0106, "SATA controller"},
723 { 0x0107, "SAS controller"},
724 { 0x0180, "Storage controller"},
725 { 0x0200, "Ethernet controller"},
726 { 0x0201, "Token Ring controller"},
727 { 0x0202, "FDDI controller"},
728 { 0x0203, "ATM controller"},
729 { 0x0280, "Network controller"},
730 { 0x0300, "VGA controller"},
731 { 0x0301, "XGA controller"},
732 { 0x0302, "3D controller"},
733 { 0x0380, "Display controller"},
734 { 0x0400, "Video controller"},
735 { 0x0401, "Audio controller"},
736 { 0x0402, "Phone"},
737 { 0x0480, "Multimedia controller"},
738 { 0x0500, "RAM controller"},
739 { 0x0501, "Flash controller"},
740 { 0x0580, "Memory controller"},
741 { 0x0600, "Host bridge"},
742 { 0x0601, "ISA bridge"},
743 { 0x0602, "EISA bridge"},
744 { 0x0603, "MC bridge"},
745 { 0x0604, "PCI bridge"},
746 { 0x0605, "PCMCIA bridge"},
747 { 0x0606, "NUBUS bridge"},
748 { 0x0607, "CARDBUS bridge"},
749 { 0x0608, "RACEWAY bridge"},
750 { 0x0680, "Bridge"},
751 { 0x0c03, "USB controller"},
752 { 0, NULL}
755 static void pci_info_device(PCIDevice *d)
757 Monitor *mon = cur_mon;
758 int i, class;
759 PCIIORegion *r;
760 const pci_class_desc *desc;
762 monitor_printf(mon, " Bus %2d, device %3d, function %d:\n",
763 d->bus->bus_num, PCI_SLOT(d->devfn), PCI_FUNC(d->devfn));
764 class = pci_get_word(d->config + PCI_CLASS_DEVICE);
765 monitor_printf(mon, " ");
766 desc = pci_class_descriptions;
767 while (desc->desc && class != desc->class)
768 desc++;
769 if (desc->desc) {
770 monitor_printf(mon, "%s", desc->desc);
771 } else {
772 monitor_printf(mon, "Class %04x", class);
774 monitor_printf(mon, ": PCI device %04x:%04x\n",
775 pci_get_word(d->config + PCI_VENDOR_ID),
776 pci_get_word(d->config + PCI_DEVICE_ID));
778 if (d->config[PCI_INTERRUPT_PIN] != 0) {
779 monitor_printf(mon, " IRQ %d.\n",
780 d->config[PCI_INTERRUPT_LINE]);
782 if (class == 0x0604) {
783 monitor_printf(mon, " BUS %d.\n", d->config[0x19]);
785 for(i = 0;i < PCI_NUM_REGIONS; i++) {
786 r = &d->io_regions[i];
787 if (r->size != 0) {
788 monitor_printf(mon, " BAR%d: ", i);
789 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
790 monitor_printf(mon, "I/O at 0x%04"FMT_PCIBUS
791 " [0x%04"FMT_PCIBUS"].\n",
792 r->addr, r->addr + r->size - 1);
793 } else {
794 const char *type = r->type & PCI_BASE_ADDRESS_MEM_TYPE_64 ?
795 "64 bit" : "32 bit";
796 const char *prefetch =
797 r->type & PCI_BASE_ADDRESS_MEM_PREFETCH ?
798 " prefetchable" : "";
800 monitor_printf(mon, "%s%s memory at 0x%08"FMT_PCIBUS
801 " [0x%08"FMT_PCIBUS"].\n",
802 type, prefetch,
803 r->addr, r->addr + r->size - 1);
807 monitor_printf(mon, " id \"%s\"\n", d->qdev.id ? d->qdev.id : "");
808 if (class == 0x0604 && d->config[0x19] != 0) {
809 pci_for_each_device(d->config[0x19], pci_info_device);
813 void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d))
815 PCIBus *bus = first_bus;
816 PCIDevice *d;
817 int devfn;
819 while (bus && bus->bus_num != bus_num)
820 bus = bus->next;
821 if (bus) {
822 for(devfn = 0; devfn < 256; devfn++) {
823 d = bus->devices[devfn];
824 if (d)
825 fn(d);
830 void pci_info(Monitor *mon)
832 pci_for_each_device(0, pci_info_device);
835 static const char * const pci_nic_models[] = {
836 "ne2k_pci",
837 "i82551",
838 "i82557b",
839 "i82559er",
840 "rtl8139",
841 "e1000",
842 "pcnet",
843 "virtio",
844 NULL
847 static const char * const pci_nic_names[] = {
848 "ne2k_pci",
849 "i82551",
850 "i82557b",
851 "i82559er",
852 "rtl8139",
853 "e1000",
854 "pcnet",
855 "virtio-net-pci",
856 NULL
859 /* Initialize a PCI NIC. */
860 /* FIXME callers should check for failure, but don't */
861 PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
862 const char *default_devaddr)
864 const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
865 PCIBus *bus;
866 int devfn;
867 PCIDevice *pci_dev;
868 DeviceState *dev;
869 int i;
871 i = qemu_find_nic_model(nd, pci_nic_models, default_model);
872 if (i < 0)
873 return NULL;
875 bus = pci_get_bus_devfn(&devfn, devaddr);
876 if (!bus) {
877 qemu_error("Invalid PCI device address %s for device %s\n",
878 devaddr, pci_nic_names[i]);
879 return NULL;
882 pci_dev = pci_create(bus, devfn, pci_nic_names[i]);
883 dev = &pci_dev->qdev;
884 if (nd->name)
885 dev->id = qemu_strdup(nd->name);
886 qdev_set_nic_properties(dev, nd);
887 if (qdev_init(dev) < 0)
888 return NULL;
889 return pci_dev;
892 PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
893 const char *default_devaddr)
895 PCIDevice *res;
897 if (qemu_show_nic_models(nd->model, pci_nic_models))
898 exit(0);
900 res = pci_nic_init(nd, default_model, default_devaddr);
901 if (!res)
902 exit(1);
903 return res;
906 typedef struct {
907 PCIDevice dev;
908 PCIBus bus;
909 uint32_t vid;
910 uint32_t did;
911 } PCIBridge;
913 static void pci_bridge_write_config(PCIDevice *d,
914 uint32_t address, uint32_t val, int len)
916 PCIBridge *s = (PCIBridge *)d;
918 pci_default_write_config(d, address, val, len);
919 s->bus.bus_num = d->config[PCI_SECONDARY_BUS];
922 PCIBus *pci_find_bus(int bus_num)
924 PCIBus *bus = first_bus;
926 while (bus && bus->bus_num != bus_num)
927 bus = bus->next;
929 return bus;
932 PCIDevice *pci_find_device(int bus_num, int slot, int function)
934 PCIBus *bus = pci_find_bus(bus_num);
936 if (!bus)
937 return NULL;
939 return bus->devices[PCI_DEVFN(slot, function)];
942 static int pci_bridge_initfn(PCIDevice *dev)
944 PCIBridge *s = DO_UPCAST(PCIBridge, dev, dev);
946 pci_config_set_vendor_id(s->dev.config, s->vid);
947 pci_config_set_device_id(s->dev.config, s->did);
949 /* TODO: intial value
950 * command register:
951 * According to PCI bridge spec, after reset
952 * bus master bit is off
953 * memory space enable bit is off
954 * According to manual (805-1251.pdf).(See abp_pbi.c for its links.)
955 * the reset value should be zero unless the boot pin is tied high
956 * (which is tru) and thus it should be PCI_COMMAND_MEMORY.
958 * For now, don't touch the value.
959 * Later command register will be set to zero and apb_pci.c will
960 * override the value.
961 * Same for latency timer, and multi function bit of header type.
963 pci_set_word(dev->config + PCI_COMMAND,
964 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
966 pci_set_word(dev->config + PCI_STATUS,
967 PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK);
968 pci_config_set_class(dev->config, PCI_CLASS_BRIDGE_PCI);
969 dev->config[PCI_LATENCY_TIMER] = 0x10;
970 dev->config[PCI_HEADER_TYPE] =
971 PCI_HEADER_TYPE_MULTI_FUNCTION | PCI_HEADER_TYPE_BRIDGE;
972 pci_set_word(dev->config + PCI_SEC_STATUS,
973 PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK);
974 return 0;
977 PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint16_t vid, uint16_t did,
978 pci_map_irq_fn map_irq, const char *name)
980 PCIDevice *dev;
981 PCIBridge *s;
983 dev = pci_create(bus, devfn, "pci-bridge");
984 qdev_prop_set_uint32(&dev->qdev, "vendorid", vid);
985 qdev_prop_set_uint32(&dev->qdev, "deviceid", did);
986 qdev_init_nofail(&dev->qdev);
988 s = DO_UPCAST(PCIBridge, dev, dev);
989 pci_register_secondary_bus(&s->bus, &s->dev, map_irq, name);
990 return &s->bus;
993 static int pci_qdev_init(DeviceState *qdev, DeviceInfo *base)
995 PCIDevice *pci_dev = (PCIDevice *)qdev;
996 PCIDeviceInfo *info = container_of(base, PCIDeviceInfo, qdev);
997 PCIBus *bus;
998 int devfn, rc;
1000 bus = FROM_QBUS(PCIBus, qdev_get_parent_bus(qdev));
1001 devfn = pci_dev->devfn;
1002 pci_dev = do_pci_register_device(pci_dev, bus, base->name, devfn,
1003 info->config_read, info->config_write);
1004 assert(pci_dev);
1005 rc = info->init(pci_dev);
1006 if (rc != 0)
1007 return rc;
1008 if (qdev->hotplugged)
1009 bus->hotplug(pci_dev, 1);
1010 return 0;
1013 static int pci_unplug_device(DeviceState *qdev)
1015 PCIDevice *dev = DO_UPCAST(PCIDevice, qdev, qdev);
1017 dev->bus->hotplug(dev, 0);
1018 return 0;
1021 void pci_qdev_register(PCIDeviceInfo *info)
1023 info->qdev.init = pci_qdev_init;
1024 info->qdev.unplug = pci_unplug_device;
1025 info->qdev.exit = pci_unregister_device;
1026 info->qdev.bus_info = &pci_bus_info;
1027 qdev_register(&info->qdev);
1030 void pci_qdev_register_many(PCIDeviceInfo *info)
1032 while (info->qdev.name) {
1033 pci_qdev_register(info);
1034 info++;
1038 PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name)
1040 DeviceState *dev;
1042 dev = qdev_create(&bus->qbus, name);
1043 qdev_prop_set_uint32(dev, "addr", devfn);
1044 return DO_UPCAST(PCIDevice, qdev, dev);
1047 PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
1049 PCIDevice *dev = pci_create(bus, devfn, name);
1050 qdev_init_nofail(&dev->qdev);
1051 return dev;
1054 static int pci_find_space(PCIDevice *pdev, uint8_t size)
1056 int offset = PCI_CONFIG_HEADER_SIZE;
1057 int i;
1058 for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i)
1059 if (pdev->used[i])
1060 offset = i + 1;
1061 else if (i - offset + 1 == size)
1062 return offset;
1063 return 0;
1066 static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
1067 uint8_t *prev_p)
1069 uint8_t next, prev;
1071 if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
1072 return 0;
1074 for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1075 prev = next + PCI_CAP_LIST_NEXT)
1076 if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
1077 break;
1079 if (prev_p)
1080 *prev_p = prev;
1081 return next;
1084 /* Reserve space and add capability to the linked list in pci config space */
1085 int pci_add_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
1087 uint8_t offset = pci_find_space(pdev, size);
1088 uint8_t *config = pdev->config + offset;
1089 if (!offset)
1090 return -ENOSPC;
1091 config[PCI_CAP_LIST_ID] = cap_id;
1092 config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
1093 pdev->config[PCI_CAPABILITY_LIST] = offset;
1094 pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
1095 memset(pdev->used + offset, 0xFF, size);
1096 /* Make capability read-only by default */
1097 memset(pdev->wmask + offset, 0, size);
1098 /* Check capability by default */
1099 memset(pdev->cmask + offset, 0xFF, size);
1100 return offset;
1103 /* Unlink capability from the pci config space. */
1104 void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
1106 uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
1107 if (!offset)
1108 return;
1109 pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
1110 /* Make capability writeable again */
1111 memset(pdev->wmask + offset, 0xff, size);
1112 /* Clear cmask as device-specific registers can't be checked */
1113 memset(pdev->cmask + offset, 0, size);
1114 memset(pdev->used + offset, 0, size);
1116 if (!pdev->config[PCI_CAPABILITY_LIST])
1117 pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
1120 /* Reserve space for capability at a known offset (to call after load). */
1121 void pci_reserve_capability(PCIDevice *pdev, uint8_t offset, uint8_t size)
1123 memset(pdev->used + offset, 0xff, size);
1126 uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
1128 return pci_find_capability_list(pdev, cap_id, NULL);
1131 static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
1133 PCIDevice *d = (PCIDevice *)dev;
1134 const pci_class_desc *desc;
1135 char ctxt[64];
1136 PCIIORegion *r;
1137 int i, class;
1139 class = pci_get_word(d->config + PCI_CLASS_DEVICE);
1140 desc = pci_class_descriptions;
1141 while (desc->desc && class != desc->class)
1142 desc++;
1143 if (desc->desc) {
1144 snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
1145 } else {
1146 snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
1149 monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
1150 "pci id %04x:%04x (sub %04x:%04x)\n",
1151 indent, "", ctxt,
1152 d->bus->bus_num, PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
1153 pci_get_word(d->config + PCI_VENDOR_ID),
1154 pci_get_word(d->config + PCI_DEVICE_ID),
1155 pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
1156 pci_get_word(d->config + PCI_SUBSYSTEM_ID));
1157 for (i = 0; i < PCI_NUM_REGIONS; i++) {
1158 r = &d->io_regions[i];
1159 if (!r->size)
1160 continue;
1161 monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
1162 " [0x%"FMT_PCIBUS"]\n",
1163 indent, "",
1164 i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
1165 r->addr, r->addr + r->size - 1);
1169 static PCIDeviceInfo bridge_info = {
1170 .qdev.name = "pci-bridge",
1171 .qdev.size = sizeof(PCIBridge),
1172 .init = pci_bridge_initfn,
1173 .config_write = pci_bridge_write_config,
1174 .qdev.props = (Property[]) {
1175 DEFINE_PROP_HEX32("vendorid", PCIBridge, vid, 0),
1176 DEFINE_PROP_HEX32("deviceid", PCIBridge, did, 0),
1177 DEFINE_PROP_END_OF_LIST(),
1181 static void pci_register_devices(void)
1183 pci_qdev_register(&bridge_info);
1186 device_init(pci_register_devices)