2 * Xilinx Display Port Control Data
4 * Copyright (C) 2015 : GreenSocs Ltd
5 * http://www.greensocs.com/ , email: info@greensocs.com
8 * Frederic Konrad <fred.konrad@greensocs.com>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation, either version 2 of the License, or
13 * (at your option)any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License along
21 * with this program; if not, see <http://www.gnu.org/licenses/>.
26 * This is a simple AUX slave which emulates a connected screen.
29 #include "qemu/osdep.h"
31 #include "qemu/module.h"
32 #include "hw/misc/auxbus.h"
33 #include "migration/vmstate.h"
34 #include "hw/display/dpcd.h"
37 #define DPCD_READABLE_AREA 0x600
45 * The DCPD is 0x7FFFF length but read as 0 after offset 0x5FF.
47 uint8_t dpcd_info
[DPCD_READABLE_AREA
];
52 static uint64_t dpcd_read(void *opaque
, hwaddr offset
, unsigned size
)
55 DPCDState
*e
= DPCD(opaque
);
57 if (offset
< DPCD_READABLE_AREA
) {
58 ret
= e
->dpcd_info
[offset
];
60 qemu_log_mask(LOG_GUEST_ERROR
, "dpcd: Bad offset 0x%" HWADDR_PRIX
"\n",
64 trace_dpcd_read(offset
, ret
);
69 static void dpcd_write(void *opaque
, hwaddr offset
, uint64_t value
,
72 DPCDState
*e
= DPCD(opaque
);
74 trace_dpcd_write(offset
, value
);
75 if (offset
< DPCD_READABLE_AREA
) {
76 e
->dpcd_info
[offset
] = value
;
78 qemu_log_mask(LOG_GUEST_ERROR
, "dpcd: Bad offset 0x%" HWADDR_PRIX
"\n",
83 static const MemoryRegionOps aux_ops
= {
96 static void dpcd_reset(DeviceState
*dev
)
98 DPCDState
*s
= DPCD(dev
);
100 memset(&(s
->dpcd_info
), 0, sizeof(s
->dpcd_info
));
102 s
->dpcd_info
[DPCD_REVISION
] = DPCD_REV_1_0
;
103 s
->dpcd_info
[DPCD_MAX_LINK_RATE
] = DPCD_5_4GBPS
;
104 s
->dpcd_info
[DPCD_MAX_LANE_COUNT
] = DPCD_FOUR_LANES
;
105 s
->dpcd_info
[DPCD_RECEIVE_PORT0_CAP_0
] = DPCD_EDID_PRESENT
;
107 s
->dpcd_info
[DPCD_RECEIVE_PORT0_CAP_1
] = 0xFF;
109 s
->dpcd_info
[DPCD_LANE0_1_STATUS
] = DPCD_LANE0_CR_DONE
110 | DPCD_LANE0_CHANNEL_EQ_DONE
111 | DPCD_LANE0_SYMBOL_LOCKED
113 | DPCD_LANE1_CHANNEL_EQ_DONE
114 | DPCD_LANE1_SYMBOL_LOCKED
;
115 s
->dpcd_info
[DPCD_LANE2_3_STATUS
] = DPCD_LANE2_CR_DONE
116 | DPCD_LANE2_CHANNEL_EQ_DONE
117 | DPCD_LANE2_SYMBOL_LOCKED
119 | DPCD_LANE3_CHANNEL_EQ_DONE
120 | DPCD_LANE3_SYMBOL_LOCKED
;
122 s
->dpcd_info
[DPCD_LANE_ALIGN_STATUS_UPDATED
] = DPCD_INTERLANE_ALIGN_DONE
;
123 s
->dpcd_info
[DPCD_SINK_STATUS
] = DPCD_RECEIVE_PORT_0_STATUS
;
126 static void dpcd_init(Object
*obj
)
128 DPCDState
*s
= DPCD(obj
);
130 memory_region_init_io(&s
->iomem
, obj
, &aux_ops
, s
, TYPE_DPCD
, 0x80000);
131 aux_init_mmio(AUX_SLAVE(obj
), &s
->iomem
);
134 static const VMStateDescription vmstate_dpcd
= {
137 .minimum_version_id
= 0,
138 .fields
= (VMStateField
[]) {
139 VMSTATE_UINT8_ARRAY_V(dpcd_info
, DPCDState
, DPCD_READABLE_AREA
, 0),
140 VMSTATE_END_OF_LIST()
144 static void dpcd_class_init(ObjectClass
*oc
, void *data
)
146 DeviceClass
*dc
= DEVICE_CLASS(oc
);
148 dc
->reset
= dpcd_reset
;
149 dc
->vmsd
= &vmstate_dpcd
;
152 static const TypeInfo dpcd_info
= {
154 .parent
= TYPE_AUX_SLAVE
,
155 .instance_size
= sizeof(DPCDState
),
156 .class_init
= dpcd_class_init
,
157 .instance_init
= dpcd_init
,
160 static void dpcd_register_types(void)
162 type_register_static(&dpcd_info
);
165 type_init(dpcd_register_types
)