ARM: PL061: Checking register r/w accesses to reserved area
[qemu/ar7.git] / target-i386 / cpu-qom.h
blobcb750176c0c0b360b43b6af6da43db2d77428de3
1 /*
2 * QEMU x86 CPU
4 * Copyright (c) 2012 SUSE LINUX Products GmbH
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see
18 * <http://www.gnu.org/licenses/lgpl-2.1.html>
20 #ifndef QEMU_I386_CPU_QOM_H
21 #define QEMU_I386_CPU_QOM_H
23 #include "qom/cpu.h"
24 #include "cpu.h"
25 #include "qemu/notify.h"
27 #ifdef TARGET_X86_64
28 #define TYPE_X86_CPU "x86_64-cpu"
29 #else
30 #define TYPE_X86_CPU "i386-cpu"
31 #endif
33 #define X86_CPU_CLASS(klass) \
34 OBJECT_CLASS_CHECK(X86CPUClass, (klass), TYPE_X86_CPU)
35 #define X86_CPU(obj) \
36 OBJECT_CHECK(X86CPU, (obj), TYPE_X86_CPU)
37 #define X86_CPU_GET_CLASS(obj) \
38 OBJECT_GET_CLASS(X86CPUClass, (obj), TYPE_X86_CPU)
40 /**
41 * X86CPUDefinition:
43 * CPU model definition data that was not converted to QOM per-subclass
44 * property defaults yet.
46 typedef struct X86CPUDefinition X86CPUDefinition;
48 /**
49 * X86CPUClass:
50 * @cpu_def: CPU model definition
51 * @kvm_required: Whether CPU model requires KVM to be enabled.
52 * @parent_realize: The parent class' realize handler.
53 * @parent_reset: The parent class' reset handler.
55 * An x86 CPU model or family.
57 typedef struct X86CPUClass {
58 /*< private >*/
59 CPUClass parent_class;
60 /*< public >*/
62 /* Should be eventually replaced by subclass-specific property defaults. */
63 X86CPUDefinition *cpu_def;
65 bool kvm_required;
67 DeviceRealize parent_realize;
68 void (*parent_reset)(CPUState *cpu);
69 } X86CPUClass;
71 /**
72 * X86CPU:
73 * @env: #CPUX86State
74 * @migratable: If set, only migratable flags will be accepted when "enforce"
75 * mode is used, and only migratable flags will be included in the "host"
76 * CPU model.
78 * An x86 CPU.
80 typedef struct X86CPU {
81 /*< private >*/
82 CPUState parent_obj;
83 /*< public >*/
85 CPUX86State env;
87 bool hyperv_vapic;
88 bool hyperv_relaxed_timing;
89 int hyperv_spinlock_attempts;
90 char *hyperv_vendor_id;
91 bool hyperv_time;
92 bool hyperv_crash;
93 bool hyperv_reset;
94 bool hyperv_vpindex;
95 bool hyperv_runtime;
96 bool hyperv_synic;
97 bool hyperv_stimer;
98 bool check_cpuid;
99 bool enforce_cpuid;
100 bool expose_kvm;
101 bool migratable;
102 bool host_features;
103 int64_t apic_id;
105 /* if true the CPUID code directly forward host cache leaves to the guest */
106 bool cache_info_passthrough;
108 /* Features that were filtered out because of missing host capabilities */
109 uint32_t filtered_features[FEATURE_WORDS];
111 /* Enable PMU CPUID bits. This can't be enabled by default yet because
112 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
113 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
114 * capabilities) directly to the guest.
116 bool enable_pmu;
118 /* in order to simplify APIC support, we leave this pointer to the
119 user */
120 struct DeviceState *apic_state;
121 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
122 Notifier machine_done;
123 } X86CPU;
125 static inline X86CPU *x86_env_get_cpu(CPUX86State *env)
127 return container_of(env, X86CPU, env);
130 #define ENV_GET_CPU(e) CPU(x86_env_get_cpu(e))
132 #define ENV_OFFSET offsetof(X86CPU, env)
134 #ifndef CONFIG_USER_ONLY
135 extern struct VMStateDescription vmstate_x86_cpu;
136 #endif
139 * x86_cpu_do_interrupt:
140 * @cpu: vCPU the interrupt is to be handled by.
142 void x86_cpu_do_interrupt(CPUState *cpu);
143 bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req);
145 int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
146 int cpuid, void *opaque);
147 int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
148 int cpuid, void *opaque);
149 int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
150 void *opaque);
151 int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
152 void *opaque);
154 void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
155 Error **errp);
157 void x86_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
158 int flags);
160 hwaddr x86_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
162 int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
163 int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
165 void x86_cpu_exec_enter(CPUState *cpu);
166 void x86_cpu_exec_exit(CPUState *cpu);
168 #endif