spapr, xics, xive: Move dt_populate from SpaprIrq to SpaprInterruptController
[qemu/ar7.git] / include / hw / ppc / spapr_xive.h
blobebe156eb30c18da695f08d6bfd382c149110bd2f
1 /*
2 * QEMU PowerPC sPAPR XIVE interrupt controller model
4 * Copyright (c) 2017-2018, IBM Corporation.
6 * This code is licensed under the GPL version 2 or later. See the
7 * COPYING file in the top-level directory.
8 */
10 #ifndef PPC_SPAPR_XIVE_H
11 #define PPC_SPAPR_XIVE_H
13 #include "hw/ppc/spapr_irq.h"
14 #include "hw/ppc/xive.h"
16 #define TYPE_SPAPR_XIVE "spapr-xive"
17 #define SPAPR_XIVE(obj) OBJECT_CHECK(SpaprXive, (obj), TYPE_SPAPR_XIVE)
19 typedef struct SpaprXive {
20 XiveRouter parent;
22 /* Internal interrupt source for IPIs and virtual devices */
23 XiveSource source;
24 hwaddr vc_base;
26 /* END ESB MMIOs */
27 XiveENDSource end_source;
28 hwaddr end_base;
30 /* DT */
31 gchar *nodename;
33 /* Routing table */
34 XiveEAS *eat;
35 uint32_t nr_irqs;
36 XiveEND *endt;
37 uint32_t nr_ends;
39 /* TIMA mapping address */
40 hwaddr tm_base;
41 MemoryRegion tm_mmio;
43 /* KVM support */
44 int fd;
45 void *tm_mmap;
46 MemoryRegion tm_mmio_kvm;
47 VMChangeStateEntry *change;
48 } SpaprXive;
51 * The sPAPR machine has a unique XIVE IC device. Assign a fixed value
52 * to the controller block id value. It can nevertheless be changed
53 * for testing purpose.
55 #define SPAPR_XIVE_BLOCK_ID 0x0
57 void spapr_xive_pic_print_info(SpaprXive *xive, Monitor *mon);
58 int spapr_xive_post_load(SpaprXive *xive, int version_id);
60 void spapr_xive_hcall_init(SpaprMachineState *spapr);
61 void spapr_xive_set_tctx_os_cam(XiveTCTX *tctx);
62 void spapr_xive_mmio_set_enabled(SpaprXive *xive, bool enable);
63 void spapr_xive_map_mmio(SpaprXive *xive);
65 int spapr_xive_end_to_target(uint8_t end_blk, uint32_t end_idx,
66 uint32_t *out_server, uint8_t *out_prio);
69 * KVM XIVE device helpers
71 void kvmppc_xive_connect(SpaprXive *xive, Error **errp);
72 void kvmppc_xive_disconnect(SpaprXive *xive, Error **errp);
73 void kvmppc_xive_reset(SpaprXive *xive, Error **errp);
74 void kvmppc_xive_set_source_config(SpaprXive *xive, uint32_t lisn, XiveEAS *eas,
75 Error **errp);
76 void kvmppc_xive_sync_source(SpaprXive *xive, uint32_t lisn, Error **errp);
77 uint64_t kvmppc_xive_esb_rw(XiveSource *xsrc, int srcno, uint32_t offset,
78 uint64_t data, bool write);
79 void kvmppc_xive_set_queue_config(SpaprXive *xive, uint8_t end_blk,
80 uint32_t end_idx, XiveEND *end,
81 Error **errp);
82 void kvmppc_xive_get_queue_config(SpaprXive *xive, uint8_t end_blk,
83 uint32_t end_idx, XiveEND *end,
84 Error **errp);
85 void kvmppc_xive_synchronize_state(SpaprXive *xive, Error **errp);
86 int kvmppc_xive_pre_save(SpaprXive *xive);
87 int kvmppc_xive_post_load(SpaprXive *xive, int version_id);
89 #endif /* PPC_SPAPR_XIVE_H */