exec: use qemu_ram_ptr_length to access guest ram
[qemu/ar7.git] / include / qom / cpu.h
blob7bfd50cc323c6d02b00271af4b5690b963a9f99e
1 /*
2 * QEMU CPU model
4 * Copyright (c) 2012 SUSE LINUX Products GmbH
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see
18 * <http://www.gnu.org/licenses/gpl-2.0.html>
20 #ifndef QEMU_CPU_H
21 #define QEMU_CPU_H
23 #include "hw/qdev-core.h"
24 #include "disas/bfd.h"
25 #include "exec/hwaddr.h"
26 #include "exec/memattrs.h"
27 #include "qemu/bitmap.h"
28 #include "qemu/queue.h"
29 #include "qemu/thread.h"
31 typedef int (*WriteCoreDumpFunction)(const void *buf, size_t size,
32 void *opaque);
34 /**
35 * vaddr:
36 * Type wide enough to contain any #target_ulong virtual address.
38 typedef uint64_t vaddr;
39 #define VADDR_PRId PRId64
40 #define VADDR_PRIu PRIu64
41 #define VADDR_PRIo PRIo64
42 #define VADDR_PRIx PRIx64
43 #define VADDR_PRIX PRIX64
44 #define VADDR_MAX UINT64_MAX
46 /**
47 * SECTION:cpu
48 * @section_id: QEMU-cpu
49 * @title: CPU Class
50 * @short_description: Base class for all CPUs
53 #define TYPE_CPU "cpu"
55 /* Since this macro is used a lot in hot code paths and in conjunction with
56 * FooCPU *foo_env_get_cpu(), we deviate from usual QOM practice by using
57 * an unchecked cast.
59 #define CPU(obj) ((CPUState *)(obj))
61 #define CPU_CLASS(class) OBJECT_CLASS_CHECK(CPUClass, (class), TYPE_CPU)
62 #define CPU_GET_CLASS(obj) OBJECT_GET_CLASS(CPUClass, (obj), TYPE_CPU)
64 typedef enum MMUAccessType {
65 MMU_DATA_LOAD = 0,
66 MMU_DATA_STORE = 1,
67 MMU_INST_FETCH = 2
68 } MMUAccessType;
70 typedef struct CPUWatchpoint CPUWatchpoint;
72 typedef void (*CPUUnassignedAccess)(CPUState *cpu, hwaddr addr,
73 bool is_write, bool is_exec, int opaque,
74 unsigned size);
76 struct TranslationBlock;
78 /**
79 * CPUClass:
80 * @class_by_name: Callback to map -cpu command line model name to an
81 * instantiatable CPU type.
82 * @parse_features: Callback to parse command line arguments.
83 * @reset: Callback to reset the #CPUState to its initial state.
84 * @reset_dump_flags: #CPUDumpFlags to use for reset logging.
85 * @has_work: Callback for checking if there is work to do.
86 * @do_interrupt: Callback for interrupt handling.
87 * @do_unassigned_access: Callback for unassigned access handling.
88 * @do_unaligned_access: Callback for unaligned access handling, if
89 * the target defines #ALIGNED_ONLY.
90 * @virtio_is_big_endian: Callback to return %true if a CPU which supports
91 * runtime configurable endianness is currently big-endian. Non-configurable
92 * CPUs can use the default implementation of this method. This method should
93 * not be used by any callers other than the pre-1.0 virtio devices.
94 * @memory_rw_debug: Callback for GDB memory access.
95 * @dump_state: Callback for dumping state.
96 * @dump_statistics: Callback for dumping statistics.
97 * @get_arch_id: Callback for getting architecture-dependent CPU ID.
98 * @get_paging_enabled: Callback for inquiring whether paging is enabled.
99 * @get_memory_mapping: Callback for obtaining the memory mappings.
100 * @set_pc: Callback for setting the Program Counter register.
101 * @synchronize_from_tb: Callback for synchronizing state from a TCG
102 * #TranslationBlock.
103 * @handle_mmu_fault: Callback for handling an MMU fault.
104 * @get_phys_page_debug: Callback for obtaining a physical address.
105 * @get_phys_page_attrs_debug: Callback for obtaining a physical address and the
106 * associated memory transaction attributes to use for the access.
107 * CPUs which use memory transaction attributes should implement this
108 * instead of get_phys_page_debug.
109 * @asidx_from_attrs: Callback to return the CPU AddressSpace to use for
110 * a memory access with the specified memory transaction attributes.
111 * @gdb_read_register: Callback for letting GDB read a register.
112 * @gdb_write_register: Callback for letting GDB write a register.
113 * @debug_check_watchpoint: Callback: return true if the architectural
114 * watchpoint whose address has matched should really fire.
115 * @debug_excp_handler: Callback for handling debug exceptions.
116 * @write_elf64_note: Callback for writing a CPU-specific ELF note to a
117 * 64-bit VM coredump.
118 * @write_elf32_qemunote: Callback for writing a CPU- and QEMU-specific ELF
119 * note to a 32-bit VM coredump.
120 * @write_elf32_note: Callback for writing a CPU-specific ELF note to a
121 * 32-bit VM coredump.
122 * @write_elf32_qemunote: Callback for writing a CPU- and QEMU-specific ELF
123 * note to a 32-bit VM coredump.
124 * @vmsd: State description for migration.
125 * @gdb_num_core_regs: Number of core registers accessible to GDB.
126 * @gdb_core_xml_file: File name for core registers GDB XML description.
127 * @gdb_stop_before_watchpoint: Indicates whether GDB expects the CPU to stop
128 * before the insn which triggers a watchpoint rather than after it.
129 * @gdb_arch_name: Optional callback that returns the architecture name known
130 * to GDB. The caller must free the returned string with g_free.
131 * @cpu_exec_enter: Callback for cpu_exec preparation.
132 * @cpu_exec_exit: Callback for cpu_exec cleanup.
133 * @cpu_exec_interrupt: Callback for processing interrupts in cpu_exec.
134 * @disas_set_info: Setup architecture specific components of disassembly info
135 * @adjust_watchpoint_address: Perform a target-specific adjustment to an
136 * address before attempting to match it against watchpoints.
138 * Represents a CPU family or model.
140 typedef struct CPUClass {
141 /*< private >*/
142 DeviceClass parent_class;
143 /*< public >*/
145 ObjectClass *(*class_by_name)(const char *cpu_model);
146 void (*parse_features)(const char *typename, char *str, Error **errp);
148 void (*reset)(CPUState *cpu);
149 int reset_dump_flags;
150 bool (*has_work)(CPUState *cpu);
151 void (*do_interrupt)(CPUState *cpu);
152 CPUUnassignedAccess do_unassigned_access;
153 void (*do_unaligned_access)(CPUState *cpu, vaddr addr,
154 MMUAccessType access_type,
155 int mmu_idx, uintptr_t retaddr);
156 bool (*virtio_is_big_endian)(CPUState *cpu);
157 int (*memory_rw_debug)(CPUState *cpu, vaddr addr,
158 uint8_t *buf, int len, bool is_write);
159 void (*dump_state)(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
160 int flags);
161 GuestPanicInformation* (*get_crash_info)(CPUState *cpu);
162 void (*dump_statistics)(CPUState *cpu, FILE *f,
163 fprintf_function cpu_fprintf, int flags);
164 int64_t (*get_arch_id)(CPUState *cpu);
165 bool (*get_paging_enabled)(const CPUState *cpu);
166 void (*get_memory_mapping)(CPUState *cpu, MemoryMappingList *list,
167 Error **errp);
168 void (*set_pc)(CPUState *cpu, vaddr value);
169 void (*synchronize_from_tb)(CPUState *cpu, struct TranslationBlock *tb);
170 int (*handle_mmu_fault)(CPUState *cpu, vaddr address, int rw,
171 int mmu_index);
172 hwaddr (*get_phys_page_debug)(CPUState *cpu, vaddr addr);
173 hwaddr (*get_phys_page_attrs_debug)(CPUState *cpu, vaddr addr,
174 MemTxAttrs *attrs);
175 int (*asidx_from_attrs)(CPUState *cpu, MemTxAttrs attrs);
176 int (*gdb_read_register)(CPUState *cpu, uint8_t *buf, int reg);
177 int (*gdb_write_register)(CPUState *cpu, uint8_t *buf, int reg);
178 bool (*debug_check_watchpoint)(CPUState *cpu, CPUWatchpoint *wp);
179 void (*debug_excp_handler)(CPUState *cpu);
181 int (*write_elf64_note)(WriteCoreDumpFunction f, CPUState *cpu,
182 int cpuid, void *opaque);
183 int (*write_elf64_qemunote)(WriteCoreDumpFunction f, CPUState *cpu,
184 void *opaque);
185 int (*write_elf32_note)(WriteCoreDumpFunction f, CPUState *cpu,
186 int cpuid, void *opaque);
187 int (*write_elf32_qemunote)(WriteCoreDumpFunction f, CPUState *cpu,
188 void *opaque);
190 const struct VMStateDescription *vmsd;
191 int gdb_num_core_regs;
192 const char *gdb_core_xml_file;
193 gchar * (*gdb_arch_name)(CPUState *cpu);
194 bool gdb_stop_before_watchpoint;
196 void (*cpu_exec_enter)(CPUState *cpu);
197 void (*cpu_exec_exit)(CPUState *cpu);
198 bool (*cpu_exec_interrupt)(CPUState *cpu, int interrupt_request);
200 void (*disas_set_info)(CPUState *cpu, disassemble_info *info);
201 vaddr (*adjust_watchpoint_address)(CPUState *cpu, vaddr addr, int len);
202 } CPUClass;
204 #ifdef HOST_WORDS_BIGENDIAN
205 typedef struct icount_decr_u16 {
206 uint16_t high;
207 uint16_t low;
208 } icount_decr_u16;
209 #else
210 typedef struct icount_decr_u16 {
211 uint16_t low;
212 uint16_t high;
213 } icount_decr_u16;
214 #endif
216 typedef struct CPUBreakpoint {
217 vaddr pc;
218 int flags; /* BP_* */
219 QTAILQ_ENTRY(CPUBreakpoint) entry;
220 } CPUBreakpoint;
222 struct CPUWatchpoint {
223 vaddr vaddr;
224 vaddr len;
225 vaddr hitaddr;
226 MemTxAttrs hitattrs;
227 int flags; /* BP_* */
228 QTAILQ_ENTRY(CPUWatchpoint) entry;
231 struct KVMState;
232 struct kvm_run;
234 struct hax_vcpu_state;
236 #define TB_JMP_CACHE_BITS 12
237 #define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)
239 /* work queue */
241 /* The union type allows passing of 64 bit target pointers on 32 bit
242 * hosts in a single parameter
244 typedef union {
245 int host_int;
246 unsigned long host_ulong;
247 void *host_ptr;
248 vaddr target_ptr;
249 } run_on_cpu_data;
251 #define RUN_ON_CPU_HOST_PTR(p) ((run_on_cpu_data){.host_ptr = (p)})
252 #define RUN_ON_CPU_HOST_INT(i) ((run_on_cpu_data){.host_int = (i)})
253 #define RUN_ON_CPU_HOST_ULONG(ul) ((run_on_cpu_data){.host_ulong = (ul)})
254 #define RUN_ON_CPU_TARGET_PTR(v) ((run_on_cpu_data){.target_ptr = (v)})
255 #define RUN_ON_CPU_NULL RUN_ON_CPU_HOST_PTR(NULL)
257 typedef void (*run_on_cpu_func)(CPUState *cpu, run_on_cpu_data data);
259 struct qemu_work_item;
261 #define CPU_UNSET_NUMA_NODE_ID -1
264 * CPUState:
265 * @cpu_index: CPU index (informative).
266 * @nr_cores: Number of cores within this CPU package.
267 * @nr_threads: Number of threads within this CPU.
268 * @host_tid: Host thread ID.
269 * @running: #true if CPU is currently running (lockless).
270 * @has_waiter: #true if a CPU is currently waiting for the cpu_exec_end;
271 * valid under cpu_list_lock.
272 * @created: Indicates whether the CPU thread has been successfully created.
273 * @interrupt_request: Indicates a pending interrupt request.
274 * @halted: Nonzero if the CPU is in suspended state.
275 * @stop: Indicates a pending stop request.
276 * @stopped: Indicates the CPU has been artificially stopped.
277 * @unplug: Indicates a pending CPU unplug request.
278 * @crash_occurred: Indicates the OS reported a crash (panic) for this CPU
279 * @singlestep_enabled: Flags for single-stepping.
280 * @icount_extra: Instructions until next timer event.
281 * @icount_decr: Low 16 bits: number of cycles left, only used in icount mode.
282 * High 16 bits: Set to -1 to force TCG to stop executing linked TBs for this
283 * CPU and return to its top level loop (even in non-icount mode).
284 * This allows a single read-compare-cbranch-write sequence to test
285 * for both decrementer underflow and exceptions.
286 * @can_do_io: Nonzero if memory-mapped IO is safe. Deterministic execution
287 * requires that IO only be performed on the last instruction of a TB
288 * so that interrupts take effect immediately.
289 * @cpu_ases: Pointer to array of CPUAddressSpaces (which define the
290 * AddressSpaces this CPU has)
291 * @num_ases: number of CPUAddressSpaces in @cpu_ases
292 * @as: Pointer to the first AddressSpace, for the convenience of targets which
293 * only have a single AddressSpace
294 * @env_ptr: Pointer to subclass-specific CPUArchState field.
295 * @gdb_regs: Additional GDB registers.
296 * @gdb_num_regs: Number of total registers accessible to GDB.
297 * @gdb_num_g_regs: Number of registers in GDB 'g' packets.
298 * @next_cpu: Next CPU sharing TB cache.
299 * @opaque: User data.
300 * @mem_io_pc: Host Program Counter at which the memory was accessed.
301 * @mem_io_vaddr: Target virtual address at which the memory was accessed.
302 * @kvm_fd: vCPU file descriptor for KVM.
303 * @work_mutex: Lock to prevent multiple access to queued_work_*.
304 * @queued_work_first: First asynchronous work pending.
305 * @trace_dstate: Dynamic tracing state of events for this vCPU (bitmask).
307 * State of one CPU core or thread.
309 struct CPUState {
310 /*< private >*/
311 DeviceState parent_obj;
312 /*< public >*/
314 int nr_cores;
315 int nr_threads;
317 struct QemuThread *thread;
318 #ifdef _WIN32
319 HANDLE hThread;
320 #endif
321 int thread_id;
322 uint32_t host_tid;
323 bool running, has_waiter;
324 struct QemuCond *halt_cond;
325 bool thread_kicked;
326 bool created;
327 bool stop;
328 bool stopped;
329 bool unplug;
330 bool crash_occurred;
331 bool exit_request;
332 /* updates protected by BQL */
333 uint32_t interrupt_request;
334 int singlestep_enabled;
335 int64_t icount_budget;
336 int64_t icount_extra;
337 sigjmp_buf jmp_env;
339 QemuMutex work_mutex;
340 struct qemu_work_item *queued_work_first, *queued_work_last;
342 CPUAddressSpace *cpu_ases;
343 int num_ases;
344 AddressSpace *as;
345 MemoryRegion *memory;
347 void *env_ptr; /* CPUArchState */
349 /* Accessed in parallel; all accesses must be atomic */
350 struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE];
352 struct GDBRegisterState *gdb_regs;
353 int gdb_num_regs;
354 int gdb_num_g_regs;
355 QTAILQ_ENTRY(CPUState) node;
357 /* ice debug support */
358 QTAILQ_HEAD(breakpoints_head, CPUBreakpoint) breakpoints;
360 QTAILQ_HEAD(watchpoints_head, CPUWatchpoint) watchpoints;
361 CPUWatchpoint *watchpoint_hit;
363 void *opaque;
365 /* In order to avoid passing too many arguments to the MMIO helpers,
366 * we store some rarely used information in the CPU context.
368 uintptr_t mem_io_pc;
369 vaddr mem_io_vaddr;
371 int kvm_fd;
372 struct KVMState *kvm_state;
373 struct kvm_run *kvm_run;
376 * Used for events with 'vcpu' and *without* the 'disabled' properties.
377 * Dynamically allocated based on bitmap requried to hold up to
378 * trace_get_vcpu_event_count() entries.
380 unsigned long *trace_dstate;
382 /* TODO Move common fields from CPUArchState here. */
383 int cpu_index; /* used by alpha TCG */
384 uint32_t halted; /* used by alpha, cris, ppc TCG */
385 uint32_t can_do_io;
386 int32_t exception_index; /* used by m68k TCG */
388 /* shared by kvm, hax and hvf */
389 bool vcpu_dirty;
391 /* Used to keep track of an outstanding cpu throttle thread for migration
392 * autoconverge
394 bool throttle_thread_scheduled;
396 /* Note that this is accessed at the start of every TB via a negative
397 offset from AREG0. Leave this field at the end so as to make the
398 (absolute value) offset as small as possible. This reduces code
399 size, especially for hosts without large memory offsets. */
400 union {
401 uint32_t u32;
402 icount_decr_u16 u16;
403 } icount_decr;
405 struct hax_vcpu_state *hax_vcpu;
407 /* The pending_tlb_flush flag is set and cleared atomically to
408 * avoid potential races. The aim of the flag is to avoid
409 * unnecessary flushes.
411 uint16_t pending_tlb_flush;
414 QTAILQ_HEAD(CPUTailQ, CPUState);
415 extern struct CPUTailQ cpus;
416 #define CPU_NEXT(cpu) QTAILQ_NEXT(cpu, node)
417 #define CPU_FOREACH(cpu) QTAILQ_FOREACH(cpu, &cpus, node)
418 #define CPU_FOREACH_SAFE(cpu, next_cpu) \
419 QTAILQ_FOREACH_SAFE(cpu, &cpus, node, next_cpu)
420 #define CPU_FOREACH_REVERSE(cpu) \
421 QTAILQ_FOREACH_REVERSE(cpu, &cpus, CPUTailQ, node)
422 #define first_cpu QTAILQ_FIRST(&cpus)
424 extern __thread CPUState *current_cpu;
426 static inline void cpu_tb_jmp_cache_clear(CPUState *cpu)
428 unsigned int i;
430 for (i = 0; i < TB_JMP_CACHE_SIZE; i++) {
431 atomic_set(&cpu->tb_jmp_cache[i], NULL);
436 * qemu_tcg_mttcg_enabled:
437 * Check whether we are running MultiThread TCG or not.
439 * Returns: %true if we are in MTTCG mode %false otherwise.
441 extern bool mttcg_enabled;
442 #define qemu_tcg_mttcg_enabled() (mttcg_enabled)
445 * cpu_paging_enabled:
446 * @cpu: The CPU whose state is to be inspected.
448 * Returns: %true if paging is enabled, %false otherwise.
450 bool cpu_paging_enabled(const CPUState *cpu);
453 * cpu_get_memory_mapping:
454 * @cpu: The CPU whose memory mappings are to be obtained.
455 * @list: Where to write the memory mappings to.
456 * @errp: Pointer for reporting an #Error.
458 void cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
459 Error **errp);
462 * cpu_write_elf64_note:
463 * @f: pointer to a function that writes memory to a file
464 * @cpu: The CPU whose memory is to be dumped
465 * @cpuid: ID number of the CPU
466 * @opaque: pointer to the CPUState struct
468 int cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
469 int cpuid, void *opaque);
472 * cpu_write_elf64_qemunote:
473 * @f: pointer to a function that writes memory to a file
474 * @cpu: The CPU whose memory is to be dumped
475 * @cpuid: ID number of the CPU
476 * @opaque: pointer to the CPUState struct
478 int cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
479 void *opaque);
482 * cpu_write_elf32_note:
483 * @f: pointer to a function that writes memory to a file
484 * @cpu: The CPU whose memory is to be dumped
485 * @cpuid: ID number of the CPU
486 * @opaque: pointer to the CPUState struct
488 int cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
489 int cpuid, void *opaque);
492 * cpu_write_elf32_qemunote:
493 * @f: pointer to a function that writes memory to a file
494 * @cpu: The CPU whose memory is to be dumped
495 * @cpuid: ID number of the CPU
496 * @opaque: pointer to the CPUState struct
498 int cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
499 void *opaque);
502 * cpu_get_crash_info:
503 * @cpu: The CPU to get crash information for
505 * Gets the previously saved crash information.
506 * Caller is responsible for freeing the data.
508 GuestPanicInformation *cpu_get_crash_info(CPUState *cpu);
511 * CPUDumpFlags:
512 * @CPU_DUMP_CODE:
513 * @CPU_DUMP_FPU: dump FPU register state, not just integer
514 * @CPU_DUMP_CCOP: dump info about TCG QEMU's condition code optimization state
516 enum CPUDumpFlags {
517 CPU_DUMP_CODE = 0x00010000,
518 CPU_DUMP_FPU = 0x00020000,
519 CPU_DUMP_CCOP = 0x00040000,
523 * cpu_dump_state:
524 * @cpu: The CPU whose state is to be dumped.
525 * @f: File to dump to.
526 * @cpu_fprintf: Function to dump with.
527 * @flags: Flags what to dump.
529 * Dumps CPU state.
531 void cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
532 int flags);
535 * cpu_dump_statistics:
536 * @cpu: The CPU whose state is to be dumped.
537 * @f: File to dump to.
538 * @cpu_fprintf: Function to dump with.
539 * @flags: Flags what to dump.
541 * Dumps CPU statistics.
543 void cpu_dump_statistics(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
544 int flags);
546 #ifndef CONFIG_USER_ONLY
548 * cpu_get_phys_page_attrs_debug:
549 * @cpu: The CPU to obtain the physical page address for.
550 * @addr: The virtual address.
551 * @attrs: Updated on return with the memory transaction attributes to use
552 * for this access.
554 * Obtains the physical page corresponding to a virtual one, together
555 * with the corresponding memory transaction attributes to use for the access.
556 * Use it only for debugging because no protection checks are done.
558 * Returns: Corresponding physical page address or -1 if no page found.
560 static inline hwaddr cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr,
561 MemTxAttrs *attrs)
563 CPUClass *cc = CPU_GET_CLASS(cpu);
565 if (cc->get_phys_page_attrs_debug) {
566 return cc->get_phys_page_attrs_debug(cpu, addr, attrs);
568 /* Fallback for CPUs which don't implement the _attrs_ hook */
569 *attrs = MEMTXATTRS_UNSPECIFIED;
570 return cc->get_phys_page_debug(cpu, addr);
574 * cpu_get_phys_page_debug:
575 * @cpu: The CPU to obtain the physical page address for.
576 * @addr: The virtual address.
578 * Obtains the physical page corresponding to a virtual one.
579 * Use it only for debugging because no protection checks are done.
581 * Returns: Corresponding physical page address or -1 if no page found.
583 static inline hwaddr cpu_get_phys_page_debug(CPUState *cpu, vaddr addr)
585 MemTxAttrs attrs = {};
587 return cpu_get_phys_page_attrs_debug(cpu, addr, &attrs);
590 /** cpu_asidx_from_attrs:
591 * @cpu: CPU
592 * @attrs: memory transaction attributes
594 * Returns the address space index specifying the CPU AddressSpace
595 * to use for a memory access with the given transaction attributes.
597 static inline int cpu_asidx_from_attrs(CPUState *cpu, MemTxAttrs attrs)
599 CPUClass *cc = CPU_GET_CLASS(cpu);
601 if (cc->asidx_from_attrs) {
602 return cc->asidx_from_attrs(cpu, attrs);
604 return 0;
606 #endif
609 * cpu_list_add:
610 * @cpu: The CPU to be added to the list of CPUs.
612 void cpu_list_add(CPUState *cpu);
615 * cpu_list_remove:
616 * @cpu: The CPU to be removed from the list of CPUs.
618 void cpu_list_remove(CPUState *cpu);
621 * cpu_reset:
622 * @cpu: The CPU whose state is to be reset.
624 void cpu_reset(CPUState *cpu);
627 * cpu_class_by_name:
628 * @typename: The CPU base type.
629 * @cpu_model: The model string without any parameters.
631 * Looks up a CPU #ObjectClass matching name @cpu_model.
633 * Returns: A #CPUClass or %NULL if not matching class is found.
635 ObjectClass *cpu_class_by_name(const char *typename, const char *cpu_model);
638 * cpu_generic_init:
639 * @typename: The CPU base type.
640 * @cpu_model: The model string including optional parameters.
642 * Instantiates a CPU, processes optional parameters and realizes the CPU.
644 * Returns: A #CPUState or %NULL if an error occurred.
646 CPUState *cpu_generic_init(const char *typename, const char *cpu_model);
649 * cpu_has_work:
650 * @cpu: The vCPU to check.
652 * Checks whether the CPU has work to do.
654 * Returns: %true if the CPU has work, %false otherwise.
656 static inline bool cpu_has_work(CPUState *cpu)
658 CPUClass *cc = CPU_GET_CLASS(cpu);
660 g_assert(cc->has_work);
661 return cc->has_work(cpu);
665 * qemu_cpu_is_self:
666 * @cpu: The vCPU to check against.
668 * Checks whether the caller is executing on the vCPU thread.
670 * Returns: %true if called from @cpu's thread, %false otherwise.
672 bool qemu_cpu_is_self(CPUState *cpu);
675 * qemu_cpu_kick:
676 * @cpu: The vCPU to kick.
678 * Kicks @cpu's thread.
680 void qemu_cpu_kick(CPUState *cpu);
683 * cpu_is_stopped:
684 * @cpu: The CPU to check.
686 * Checks whether the CPU is stopped.
688 * Returns: %true if run state is not running or if artificially stopped;
689 * %false otherwise.
691 bool cpu_is_stopped(CPUState *cpu);
694 * do_run_on_cpu:
695 * @cpu: The vCPU to run on.
696 * @func: The function to be executed.
697 * @data: Data to pass to the function.
698 * @mutex: Mutex to release while waiting for @func to run.
700 * Used internally in the implementation of run_on_cpu.
702 void do_run_on_cpu(CPUState *cpu, run_on_cpu_func func, run_on_cpu_data data,
703 QemuMutex *mutex);
706 * run_on_cpu:
707 * @cpu: The vCPU to run on.
708 * @func: The function to be executed.
709 * @data: Data to pass to the function.
711 * Schedules the function @func for execution on the vCPU @cpu.
713 void run_on_cpu(CPUState *cpu, run_on_cpu_func func, run_on_cpu_data data);
716 * async_run_on_cpu:
717 * @cpu: The vCPU to run on.
718 * @func: The function to be executed.
719 * @data: Data to pass to the function.
721 * Schedules the function @func for execution on the vCPU @cpu asynchronously.
723 void async_run_on_cpu(CPUState *cpu, run_on_cpu_func func, run_on_cpu_data data);
726 * async_safe_run_on_cpu:
727 * @cpu: The vCPU to run on.
728 * @func: The function to be executed.
729 * @data: Data to pass to the function.
731 * Schedules the function @func for execution on the vCPU @cpu asynchronously,
732 * while all other vCPUs are sleeping.
734 * Unlike run_on_cpu and async_run_on_cpu, the function is run outside the
735 * BQL.
737 void async_safe_run_on_cpu(CPUState *cpu, run_on_cpu_func func, run_on_cpu_data data);
740 * qemu_get_cpu:
741 * @index: The CPUState@cpu_index value of the CPU to obtain.
743 * Gets a CPU matching @index.
745 * Returns: The CPU or %NULL if there is no matching CPU.
747 CPUState *qemu_get_cpu(int index);
750 * cpu_exists:
751 * @id: Guest-exposed CPU ID to lookup.
753 * Search for CPU with specified ID.
755 * Returns: %true - CPU is found, %false - CPU isn't found.
757 bool cpu_exists(int64_t id);
760 * cpu_throttle_set:
761 * @new_throttle_pct: Percent of sleep time. Valid range is 1 to 99.
763 * Throttles all vcpus by forcing them to sleep for the given percentage of
764 * time. A throttle_percentage of 25 corresponds to a 75% duty cycle roughly.
765 * (example: 10ms sleep for every 30ms awake).
767 * cpu_throttle_set can be called as needed to adjust new_throttle_pct.
768 * Once the throttling starts, it will remain in effect until cpu_throttle_stop
769 * is called.
771 void cpu_throttle_set(int new_throttle_pct);
774 * cpu_throttle_stop:
776 * Stops the vcpu throttling started by cpu_throttle_set.
778 void cpu_throttle_stop(void);
781 * cpu_throttle_active:
783 * Returns: %true if the vcpus are currently being throttled, %false otherwise.
785 bool cpu_throttle_active(void);
788 * cpu_throttle_get_percentage:
790 * Returns the vcpu throttle percentage. See cpu_throttle_set for details.
792 * Returns: The throttle percentage in range 1 to 99.
794 int cpu_throttle_get_percentage(void);
796 #ifndef CONFIG_USER_ONLY
798 typedef void (*CPUInterruptHandler)(CPUState *, int);
800 extern CPUInterruptHandler cpu_interrupt_handler;
803 * cpu_interrupt:
804 * @cpu: The CPU to set an interrupt on.
805 * @mask: The interupts to set.
807 * Invokes the interrupt handler.
809 static inline void cpu_interrupt(CPUState *cpu, int mask)
811 cpu_interrupt_handler(cpu, mask);
814 #else /* USER_ONLY */
816 void cpu_interrupt(CPUState *cpu, int mask);
818 #endif /* USER_ONLY */
820 #ifdef NEED_CPU_H
822 #ifdef CONFIG_SOFTMMU
823 static inline void cpu_unassigned_access(CPUState *cpu, hwaddr addr,
824 bool is_write, bool is_exec,
825 int opaque, unsigned size)
827 CPUClass *cc = CPU_GET_CLASS(cpu);
829 if (cc->do_unassigned_access) {
830 cc->do_unassigned_access(cpu, addr, is_write, is_exec, opaque, size);
834 static inline void cpu_unaligned_access(CPUState *cpu, vaddr addr,
835 MMUAccessType access_type,
836 int mmu_idx, uintptr_t retaddr)
838 CPUClass *cc = CPU_GET_CLASS(cpu);
840 cc->do_unaligned_access(cpu, addr, access_type, mmu_idx, retaddr);
842 #endif
844 #endif /* NEED_CPU_H */
847 * cpu_set_pc:
848 * @cpu: The CPU to set the program counter for.
849 * @addr: Program counter value.
851 * Sets the program counter for a CPU.
853 static inline void cpu_set_pc(CPUState *cpu, vaddr addr)
855 CPUClass *cc = CPU_GET_CLASS(cpu);
857 cc->set_pc(cpu, addr);
861 * cpu_reset_interrupt:
862 * @cpu: The CPU to clear the interrupt on.
863 * @mask: The interrupt mask to clear.
865 * Resets interrupts on the vCPU @cpu.
867 void cpu_reset_interrupt(CPUState *cpu, int mask);
870 * cpu_exit:
871 * @cpu: The CPU to exit.
873 * Requests the CPU @cpu to exit execution.
875 void cpu_exit(CPUState *cpu);
878 * cpu_resume:
879 * @cpu: The CPU to resume.
881 * Resumes CPU, i.e. puts CPU into runnable state.
883 void cpu_resume(CPUState *cpu);
886 * cpu_remove:
887 * @cpu: The CPU to remove.
889 * Requests the CPU to be removed.
891 void cpu_remove(CPUState *cpu);
894 * cpu_remove_sync:
895 * @cpu: The CPU to remove.
897 * Requests the CPU to be removed and waits till it is removed.
899 void cpu_remove_sync(CPUState *cpu);
902 * process_queued_cpu_work() - process all items on CPU work queue
903 * @cpu: The CPU which work queue to process.
905 void process_queued_cpu_work(CPUState *cpu);
908 * cpu_exec_start:
909 * @cpu: The CPU for the current thread.
911 * Record that a CPU has started execution and can be interrupted with
912 * cpu_exit.
914 void cpu_exec_start(CPUState *cpu);
917 * cpu_exec_end:
918 * @cpu: The CPU for the current thread.
920 * Record that a CPU has stopped execution and exclusive sections
921 * can be executed without interrupting it.
923 void cpu_exec_end(CPUState *cpu);
926 * start_exclusive:
928 * Wait for a concurrent exclusive section to end, and then start
929 * a section of work that is run while other CPUs are not running
930 * between cpu_exec_start and cpu_exec_end. CPUs that are running
931 * cpu_exec are exited immediately. CPUs that call cpu_exec_start
932 * during the exclusive section go to sleep until this CPU calls
933 * end_exclusive.
935 void start_exclusive(void);
938 * end_exclusive:
940 * Concludes an exclusive execution section started by start_exclusive.
942 void end_exclusive(void);
945 * qemu_init_vcpu:
946 * @cpu: The vCPU to initialize.
948 * Initializes a vCPU.
950 void qemu_init_vcpu(CPUState *cpu);
952 #define SSTEP_ENABLE 0x1 /* Enable simulated HW single stepping */
953 #define SSTEP_NOIRQ 0x2 /* Do not use IRQ while single stepping */
954 #define SSTEP_NOTIMER 0x4 /* Do not Timers while single stepping */
957 * cpu_single_step:
958 * @cpu: CPU to the flags for.
959 * @enabled: Flags to enable.
961 * Enables or disables single-stepping for @cpu.
963 void cpu_single_step(CPUState *cpu, int enabled);
965 /* Breakpoint/watchpoint flags */
966 #define BP_MEM_READ 0x01
967 #define BP_MEM_WRITE 0x02
968 #define BP_MEM_ACCESS (BP_MEM_READ | BP_MEM_WRITE)
969 #define BP_STOP_BEFORE_ACCESS 0x04
970 /* 0x08 currently unused */
971 #define BP_GDB 0x10
972 #define BP_CPU 0x20
973 #define BP_ANY (BP_GDB | BP_CPU)
974 #define BP_WATCHPOINT_HIT_READ 0x40
975 #define BP_WATCHPOINT_HIT_WRITE 0x80
976 #define BP_WATCHPOINT_HIT (BP_WATCHPOINT_HIT_READ | BP_WATCHPOINT_HIT_WRITE)
978 int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
979 CPUBreakpoint **breakpoint);
980 int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags);
981 void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint);
982 void cpu_breakpoint_remove_all(CPUState *cpu, int mask);
984 /* Return true if PC matches an installed breakpoint. */
985 static inline bool cpu_breakpoint_test(CPUState *cpu, vaddr pc, int mask)
987 CPUBreakpoint *bp;
989 if (unlikely(!QTAILQ_EMPTY(&cpu->breakpoints))) {
990 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
991 if (bp->pc == pc && (bp->flags & mask)) {
992 return true;
996 return false;
999 int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
1000 int flags, CPUWatchpoint **watchpoint);
1001 int cpu_watchpoint_remove(CPUState *cpu, vaddr addr,
1002 vaddr len, int flags);
1003 void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint);
1004 void cpu_watchpoint_remove_all(CPUState *cpu, int mask);
1007 * cpu_get_address_space:
1008 * @cpu: CPU to get address space from
1009 * @asidx: index identifying which address space to get
1011 * Return the requested address space of this CPU. @asidx
1012 * specifies which address space to read.
1014 AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx);
1016 void QEMU_NORETURN cpu_abort(CPUState *cpu, const char *fmt, ...)
1017 GCC_FMT_ATTR(2, 3);
1018 void cpu_exec_initfn(CPUState *cpu);
1019 void cpu_exec_realizefn(CPUState *cpu, Error **errp);
1020 void cpu_exec_unrealizefn(CPUState *cpu);
1022 #ifdef NEED_CPU_H
1024 #ifdef CONFIG_SOFTMMU
1025 extern const struct VMStateDescription vmstate_cpu_common;
1026 #else
1027 #define vmstate_cpu_common vmstate_dummy
1028 #endif
1030 #define VMSTATE_CPU() { \
1031 .name = "parent_obj", \
1032 .size = sizeof(CPUState), \
1033 .vmsd = &vmstate_cpu_common, \
1034 .flags = VMS_STRUCT, \
1035 .offset = 0, \
1038 #endif /* NEED_CPU_H */
1040 #define UNASSIGNED_CPU_INDEX -1
1042 #endif