vhdx: Simplify vhdx_set_shift_bits()
[qemu/ar7.git] / target-arm / cpu.h
blob744f052a6739e23748c556d965ec5f500a086d5d
1 /*
2 * ARM virtual CPU header
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 #ifndef CPU_ARM_H
20 #define CPU_ARM_H
23 #include "kvm-consts.h"
25 #if defined(TARGET_AARCH64)
26 /* AArch64 definitions */
27 # define TARGET_LONG_BITS 64
28 #else
29 # define TARGET_LONG_BITS 32
30 #endif
32 #define TARGET_IS_BIENDIAN 1
34 #define CPUArchState struct CPUARMState
36 #include "qemu-common.h"
37 #include "exec/cpu-defs.h"
39 #include "fpu/softfloat.h"
41 #define EXCP_UDEF 1 /* undefined instruction */
42 #define EXCP_SWI 2 /* software interrupt */
43 #define EXCP_PREFETCH_ABORT 3
44 #define EXCP_DATA_ABORT 4
45 #define EXCP_IRQ 5
46 #define EXCP_FIQ 6
47 #define EXCP_BKPT 7
48 #define EXCP_EXCEPTION_EXIT 8 /* Return from v7M exception. */
49 #define EXCP_KERNEL_TRAP 9 /* Jumped to kernel code page. */
50 #define EXCP_STREX 10
51 #define EXCP_HVC 11 /* HyperVisor Call */
52 #define EXCP_HYP_TRAP 12
53 #define EXCP_SMC 13 /* Secure Monitor Call */
54 #define EXCP_VIRQ 14
55 #define EXCP_VFIQ 15
56 #define EXCP_SEMIHOST 16 /* semihosting call (A64 only) */
58 #define ARMV7M_EXCP_RESET 1
59 #define ARMV7M_EXCP_NMI 2
60 #define ARMV7M_EXCP_HARD 3
61 #define ARMV7M_EXCP_MEM 4
62 #define ARMV7M_EXCP_BUS 5
63 #define ARMV7M_EXCP_USAGE 6
64 #define ARMV7M_EXCP_SVC 11
65 #define ARMV7M_EXCP_DEBUG 12
66 #define ARMV7M_EXCP_PENDSV 14
67 #define ARMV7M_EXCP_SYSTICK 15
69 /* ARM-specific interrupt pending bits. */
70 #define CPU_INTERRUPT_FIQ CPU_INTERRUPT_TGT_EXT_1
71 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_EXT_2
72 #define CPU_INTERRUPT_VFIQ CPU_INTERRUPT_TGT_EXT_3
74 /* The usual mapping for an AArch64 system register to its AArch32
75 * counterpart is for the 32 bit world to have access to the lower
76 * half only (with writes leaving the upper half untouched). It's
77 * therefore useful to be able to pass TCG the offset of the least
78 * significant half of a uint64_t struct member.
80 #ifdef HOST_WORDS_BIGENDIAN
81 #define offsetoflow32(S, M) (offsetof(S, M) + sizeof(uint32_t))
82 #define offsetofhigh32(S, M) offsetof(S, M)
83 #else
84 #define offsetoflow32(S, M) offsetof(S, M)
85 #define offsetofhigh32(S, M) (offsetof(S, M) + sizeof(uint32_t))
86 #endif
88 /* Meanings of the ARMCPU object's four inbound GPIO lines */
89 #define ARM_CPU_IRQ 0
90 #define ARM_CPU_FIQ 1
91 #define ARM_CPU_VIRQ 2
92 #define ARM_CPU_VFIQ 3
94 struct arm_boot_info;
96 #define NB_MMU_MODES 7
97 #define TARGET_INSN_START_EXTRA_WORDS 1
99 /* We currently assume float and double are IEEE single and double
100 precision respectively.
101 Doing runtime conversions is tricky because VFP registers may contain
102 integer values (eg. as the result of a FTOSI instruction).
103 s<2n> maps to the least significant half of d<n>
104 s<2n+1> maps to the most significant half of d<n>
107 /* CPU state for each instance of a generic timer (in cp15 c14) */
108 typedef struct ARMGenericTimer {
109 uint64_t cval; /* Timer CompareValue register */
110 uint64_t ctl; /* Timer Control register */
111 } ARMGenericTimer;
113 #define GTIMER_PHYS 0
114 #define GTIMER_VIRT 1
115 #define GTIMER_HYP 2
116 #define GTIMER_SEC 3
117 #define NUM_GTIMERS 4
119 typedef struct {
120 uint64_t raw_tcr;
121 uint32_t mask;
122 uint32_t base_mask;
123 } TCR;
125 typedef struct CPUARMState {
126 /* Regs for current mode. */
127 uint32_t regs[16];
129 /* 32/64 switch only happens when taking and returning from
130 * exceptions so the overlap semantics are taken care of then
131 * instead of having a complicated union.
133 /* Regs for A64 mode. */
134 uint64_t xregs[32];
135 uint64_t pc;
136 /* PSTATE isn't an architectural register for ARMv8. However, it is
137 * convenient for us to assemble the underlying state into a 32 bit format
138 * identical to the architectural format used for the SPSR. (This is also
139 * what the Linux kernel's 'pstate' field in signal handlers and KVM's
140 * 'pstate' register are.) Of the PSTATE bits:
141 * NZCV are kept in the split out env->CF/VF/NF/ZF, (which have the same
142 * semantics as for AArch32, as described in the comments on each field)
143 * nRW (also known as M[4]) is kept, inverted, in env->aarch64
144 * DAIF (exception masks) are kept in env->daif
145 * all other bits are stored in their correct places in env->pstate
147 uint32_t pstate;
148 uint32_t aarch64; /* 1 if CPU is in aarch64 state; inverse of PSTATE.nRW */
150 /* Frequently accessed CPSR bits are stored separately for efficiency.
151 This contains all the other bits. Use cpsr_{read,write} to access
152 the whole CPSR. */
153 uint32_t uncached_cpsr;
154 uint32_t spsr;
156 /* Banked registers. */
157 uint64_t banked_spsr[8];
158 uint32_t banked_r13[8];
159 uint32_t banked_r14[8];
161 /* These hold r8-r12. */
162 uint32_t usr_regs[5];
163 uint32_t fiq_regs[5];
165 /* cpsr flag cache for faster execution */
166 uint32_t CF; /* 0 or 1 */
167 uint32_t VF; /* V is the bit 31. All other bits are undefined */
168 uint32_t NF; /* N is bit 31. All other bits are undefined. */
169 uint32_t ZF; /* Z set if zero. */
170 uint32_t QF; /* 0 or 1 */
171 uint32_t GE; /* cpsr[19:16] */
172 uint32_t thumb; /* cpsr[5]. 0 = arm mode, 1 = thumb mode. */
173 uint32_t condexec_bits; /* IT bits. cpsr[15:10,26:25]. */
174 uint64_t daif; /* exception masks, in the bits they are in PSTATE */
176 uint64_t elr_el[4]; /* AArch64 exception link regs */
177 uint64_t sp_el[4]; /* AArch64 banked stack pointers */
179 /* System control coprocessor (cp15) */
180 struct {
181 uint32_t c0_cpuid;
182 union { /* Cache size selection */
183 struct {
184 uint64_t _unused_csselr0;
185 uint64_t csselr_ns;
186 uint64_t _unused_csselr1;
187 uint64_t csselr_s;
189 uint64_t csselr_el[4];
191 union { /* System control register. */
192 struct {
193 uint64_t _unused_sctlr;
194 uint64_t sctlr_ns;
195 uint64_t hsctlr;
196 uint64_t sctlr_s;
198 uint64_t sctlr_el[4];
200 uint64_t cpacr_el1; /* Architectural feature access control register */
201 uint64_t cptr_el[4]; /* ARMv8 feature trap registers */
202 uint32_t c1_xscaleauxcr; /* XScale auxiliary control register. */
203 uint64_t sder; /* Secure debug enable register. */
204 uint32_t nsacr; /* Non-secure access control register. */
205 union { /* MMU translation table base 0. */
206 struct {
207 uint64_t _unused_ttbr0_0;
208 uint64_t ttbr0_ns;
209 uint64_t _unused_ttbr0_1;
210 uint64_t ttbr0_s;
212 uint64_t ttbr0_el[4];
214 union { /* MMU translation table base 1. */
215 struct {
216 uint64_t _unused_ttbr1_0;
217 uint64_t ttbr1_ns;
218 uint64_t _unused_ttbr1_1;
219 uint64_t ttbr1_s;
221 uint64_t ttbr1_el[4];
223 uint64_t vttbr_el2; /* Virtualization Translation Table Base. */
224 /* MMU translation table base control. */
225 TCR tcr_el[4];
226 TCR vtcr_el2; /* Virtualization Translation Control. */
227 uint32_t c2_data; /* MPU data cacheable bits. */
228 uint32_t c2_insn; /* MPU instruction cacheable bits. */
229 union { /* MMU domain access control register
230 * MPU write buffer control.
232 struct {
233 uint64_t dacr_ns;
234 uint64_t dacr_s;
236 struct {
237 uint64_t dacr32_el2;
240 uint32_t pmsav5_data_ap; /* PMSAv5 MPU data access permissions */
241 uint32_t pmsav5_insn_ap; /* PMSAv5 MPU insn access permissions */
242 uint64_t hcr_el2; /* Hypervisor configuration register */
243 uint64_t scr_el3; /* Secure configuration register. */
244 union { /* Fault status registers. */
245 struct {
246 uint64_t ifsr_ns;
247 uint64_t ifsr_s;
249 struct {
250 uint64_t ifsr32_el2;
253 union {
254 struct {
255 uint64_t _unused_dfsr;
256 uint64_t dfsr_ns;
257 uint64_t hsr;
258 uint64_t dfsr_s;
260 uint64_t esr_el[4];
262 uint32_t c6_region[8]; /* MPU base/size registers. */
263 union { /* Fault address registers. */
264 struct {
265 uint64_t _unused_far0;
266 #ifdef HOST_WORDS_BIGENDIAN
267 uint32_t ifar_ns;
268 uint32_t dfar_ns;
269 uint32_t ifar_s;
270 uint32_t dfar_s;
271 #else
272 uint32_t dfar_ns;
273 uint32_t ifar_ns;
274 uint32_t dfar_s;
275 uint32_t ifar_s;
276 #endif
277 uint64_t _unused_far3;
279 uint64_t far_el[4];
281 uint64_t hpfar_el2;
282 union { /* Translation result. */
283 struct {
284 uint64_t _unused_par_0;
285 uint64_t par_ns;
286 uint64_t _unused_par_1;
287 uint64_t par_s;
289 uint64_t par_el[4];
292 uint32_t c6_rgnr;
294 uint32_t c9_insn; /* Cache lockdown registers. */
295 uint32_t c9_data;
296 uint64_t c9_pmcr; /* performance monitor control register */
297 uint64_t c9_pmcnten; /* perf monitor counter enables */
298 uint32_t c9_pmovsr; /* perf monitor overflow status */
299 uint32_t c9_pmxevtyper; /* perf monitor event type */
300 uint32_t c9_pmuserenr; /* perf monitor user enable */
301 uint32_t c9_pminten; /* perf monitor interrupt enables */
302 union { /* Memory attribute redirection */
303 struct {
304 #ifdef HOST_WORDS_BIGENDIAN
305 uint64_t _unused_mair_0;
306 uint32_t mair1_ns;
307 uint32_t mair0_ns;
308 uint64_t _unused_mair_1;
309 uint32_t mair1_s;
310 uint32_t mair0_s;
311 #else
312 uint64_t _unused_mair_0;
313 uint32_t mair0_ns;
314 uint32_t mair1_ns;
315 uint64_t _unused_mair_1;
316 uint32_t mair0_s;
317 uint32_t mair1_s;
318 #endif
320 uint64_t mair_el[4];
322 union { /* vector base address register */
323 struct {
324 uint64_t _unused_vbar;
325 uint64_t vbar_ns;
326 uint64_t hvbar;
327 uint64_t vbar_s;
329 uint64_t vbar_el[4];
331 uint32_t mvbar; /* (monitor) vector base address register */
332 struct { /* FCSE PID. */
333 uint32_t fcseidr_ns;
334 uint32_t fcseidr_s;
336 union { /* Context ID. */
337 struct {
338 uint64_t _unused_contextidr_0;
339 uint64_t contextidr_ns;
340 uint64_t _unused_contextidr_1;
341 uint64_t contextidr_s;
343 uint64_t contextidr_el[4];
345 union { /* User RW Thread register. */
346 struct {
347 uint64_t tpidrurw_ns;
348 uint64_t tpidrprw_ns;
349 uint64_t htpidr;
350 uint64_t _tpidr_el3;
352 uint64_t tpidr_el[4];
354 /* The secure banks of these registers don't map anywhere */
355 uint64_t tpidrurw_s;
356 uint64_t tpidrprw_s;
357 uint64_t tpidruro_s;
359 union { /* User RO Thread register. */
360 uint64_t tpidruro_ns;
361 uint64_t tpidrro_el[1];
363 uint64_t c14_cntfrq; /* Counter Frequency register */
364 uint64_t c14_cntkctl; /* Timer Control register */
365 uint32_t cnthctl_el2; /* Counter/Timer Hyp Control register */
366 uint64_t cntvoff_el2; /* Counter Virtual Offset register */
367 ARMGenericTimer c14_timer[NUM_GTIMERS];
368 uint32_t c15_cpar; /* XScale Coprocessor Access Register */
369 uint32_t c15_ticonfig; /* TI925T configuration byte. */
370 uint32_t c15_i_max; /* Maximum D-cache dirty line index. */
371 uint32_t c15_i_min; /* Minimum D-cache dirty line index. */
372 uint32_t c15_threadid; /* TI debugger thread-ID. */
373 uint32_t c15_config_base_address; /* SCU base address. */
374 uint32_t c15_diagnostic; /* diagnostic register */
375 uint32_t c15_power_diagnostic;
376 uint32_t c15_power_control; /* power control */
377 uint64_t dbgbvr[16]; /* breakpoint value registers */
378 uint64_t dbgbcr[16]; /* breakpoint control registers */
379 uint64_t dbgwvr[16]; /* watchpoint value registers */
380 uint64_t dbgwcr[16]; /* watchpoint control registers */
381 uint64_t mdscr_el1;
382 uint64_t oslsr_el1; /* OS Lock Status */
383 uint64_t mdcr_el2;
384 uint64_t mdcr_el3;
385 /* If the counter is enabled, this stores the last time the counter
386 * was reset. Otherwise it stores the counter value
388 uint64_t c15_ccnt;
389 uint64_t pmccfiltr_el0; /* Performance Monitor Filter Register */
390 uint64_t vpidr_el2; /* Virtualization Processor ID Register */
391 uint64_t vmpidr_el2; /* Virtualization Multiprocessor ID Register */
392 } cp15;
394 struct {
395 uint32_t other_sp;
396 uint32_t vecbase;
397 uint32_t basepri;
398 uint32_t control;
399 int current_sp;
400 int exception;
401 } v7m;
403 /* Information associated with an exception about to be taken:
404 * code which raises an exception must set cs->exception_index and
405 * the relevant parts of this structure; the cpu_do_interrupt function
406 * will then set the guest-visible registers as part of the exception
407 * entry process.
409 struct {
410 uint32_t syndrome; /* AArch64 format syndrome register */
411 uint32_t fsr; /* AArch32 format fault status register info */
412 uint64_t vaddress; /* virtual addr associated with exception, if any */
413 uint32_t target_el; /* EL the exception should be targeted for */
414 /* If we implement EL2 we will also need to store information
415 * about the intermediate physical address for stage 2 faults.
417 } exception;
419 /* Thumb-2 EE state. */
420 uint32_t teecr;
421 uint32_t teehbr;
423 /* VFP coprocessor state. */
424 struct {
425 /* VFP/Neon register state. Note that the mapping between S, D and Q
426 * views of the register bank differs between AArch64 and AArch32:
427 * In AArch32:
428 * Qn = regs[2n+1]:regs[2n]
429 * Dn = regs[n]
430 * Sn = regs[n/2] bits 31..0 for even n, and bits 63..32 for odd n
431 * (and regs[32] to regs[63] are inaccessible)
432 * In AArch64:
433 * Qn = regs[2n+1]:regs[2n]
434 * Dn = regs[2n]
435 * Sn = regs[2n] bits 31..0
436 * This corresponds to the architecturally defined mapping between
437 * the two execution states, and means we do not need to explicitly
438 * map these registers when changing states.
440 float64 regs[64];
442 uint32_t xregs[16];
443 /* We store these fpcsr fields separately for convenience. */
444 int vec_len;
445 int vec_stride;
447 /* scratch space when Tn are not sufficient. */
448 uint32_t scratch[8];
450 /* fp_status is the "normal" fp status. standard_fp_status retains
451 * values corresponding to the ARM "Standard FPSCR Value", ie
452 * default-NaN, flush-to-zero, round-to-nearest and is used by
453 * any operations (generally Neon) which the architecture defines
454 * as controlled by the standard FPSCR value rather than the FPSCR.
456 * To avoid having to transfer exception bits around, we simply
457 * say that the FPSCR cumulative exception flags are the logical
458 * OR of the flags in the two fp statuses. This relies on the
459 * only thing which needs to read the exception flags being
460 * an explicit FPSCR read.
462 float_status fp_status;
463 float_status standard_fp_status;
464 } vfp;
465 uint64_t exclusive_addr;
466 uint64_t exclusive_val;
467 uint64_t exclusive_high;
468 #if defined(CONFIG_USER_ONLY)
469 uint64_t exclusive_test;
470 uint32_t exclusive_info;
471 #endif
473 /* iwMMXt coprocessor state. */
474 struct {
475 uint64_t regs[16];
476 uint64_t val;
478 uint32_t cregs[16];
479 } iwmmxt;
481 /* For mixed endian mode. */
482 bool bswap_code;
484 #if defined(CONFIG_USER_ONLY)
485 /* For usermode syscall translation. */
486 int eabi;
487 #endif
489 struct CPUBreakpoint *cpu_breakpoint[16];
490 struct CPUWatchpoint *cpu_watchpoint[16];
492 CPU_COMMON
494 /* These fields after the common ones so they are preserved on reset. */
496 /* Internal CPU feature flags. */
497 uint64_t features;
499 /* PMSAv7 MPU */
500 struct {
501 uint32_t *drbar;
502 uint32_t *drsr;
503 uint32_t *dracr;
504 } pmsav7;
506 void *nvic;
507 const struct arm_boot_info *boot_info;
508 } CPUARMState;
510 #include "cpu-qom.h"
512 ARMCPU *cpu_arm_init(const char *cpu_model);
513 int cpu_arm_exec(CPUState *cpu);
514 target_ulong do_arm_semihosting(CPUARMState *env);
515 void aarch64_sync_32_to_64(CPUARMState *env);
516 void aarch64_sync_64_to_32(CPUARMState *env);
518 static inline bool is_a64(CPUARMState *env)
520 return env->aarch64;
523 /* you can call this signal handler from your SIGBUS and SIGSEGV
524 signal handlers to inform the virtual CPU of exceptions. non zero
525 is returned if the signal was handled by the virtual CPU. */
526 int cpu_arm_signal_handler(int host_signum, void *pinfo,
527 void *puc);
530 * pmccntr_sync
531 * @env: CPUARMState
533 * Synchronises the counter in the PMCCNTR. This must always be called twice,
534 * once before any action that might affect the timer and again afterwards.
535 * The function is used to swap the state of the register if required.
536 * This only happens when not in user mode (!CONFIG_USER_ONLY)
538 void pmccntr_sync(CPUARMState *env);
540 /* SCTLR bit meanings. Several bits have been reused in newer
541 * versions of the architecture; in that case we define constants
542 * for both old and new bit meanings. Code which tests against those
543 * bits should probably check or otherwise arrange that the CPU
544 * is the architectural version it expects.
546 #define SCTLR_M (1U << 0)
547 #define SCTLR_A (1U << 1)
548 #define SCTLR_C (1U << 2)
549 #define SCTLR_W (1U << 3) /* up to v6; RAO in v7 */
550 #define SCTLR_SA (1U << 3)
551 #define SCTLR_P (1U << 4) /* up to v5; RAO in v6 and v7 */
552 #define SCTLR_SA0 (1U << 4) /* v8 onward, AArch64 only */
553 #define SCTLR_D (1U << 5) /* up to v5; RAO in v6 */
554 #define SCTLR_CP15BEN (1U << 5) /* v7 onward */
555 #define SCTLR_L (1U << 6) /* up to v5; RAO in v6 and v7; RAZ in v8 */
556 #define SCTLR_B (1U << 7) /* up to v6; RAZ in v7 */
557 #define SCTLR_ITD (1U << 7) /* v8 onward */
558 #define SCTLR_S (1U << 8) /* up to v6; RAZ in v7 */
559 #define SCTLR_SED (1U << 8) /* v8 onward */
560 #define SCTLR_R (1U << 9) /* up to v6; RAZ in v7 */
561 #define SCTLR_UMA (1U << 9) /* v8 onward, AArch64 only */
562 #define SCTLR_F (1U << 10) /* up to v6 */
563 #define SCTLR_SW (1U << 10) /* v7 onward */
564 #define SCTLR_Z (1U << 11)
565 #define SCTLR_I (1U << 12)
566 #define SCTLR_V (1U << 13)
567 #define SCTLR_RR (1U << 14) /* up to v7 */
568 #define SCTLR_DZE (1U << 14) /* v8 onward, AArch64 only */
569 #define SCTLR_L4 (1U << 15) /* up to v6; RAZ in v7 */
570 #define SCTLR_UCT (1U << 15) /* v8 onward, AArch64 only */
571 #define SCTLR_DT (1U << 16) /* up to ??, RAO in v6 and v7 */
572 #define SCTLR_nTWI (1U << 16) /* v8 onward */
573 #define SCTLR_HA (1U << 17)
574 #define SCTLR_BR (1U << 17) /* PMSA only */
575 #define SCTLR_IT (1U << 18) /* up to ??, RAO in v6 and v7 */
576 #define SCTLR_nTWE (1U << 18) /* v8 onward */
577 #define SCTLR_WXN (1U << 19)
578 #define SCTLR_ST (1U << 20) /* up to ??, RAZ in v6 */
579 #define SCTLR_UWXN (1U << 20) /* v7 onward */
580 #define SCTLR_FI (1U << 21)
581 #define SCTLR_U (1U << 22)
582 #define SCTLR_XP (1U << 23) /* up to v6; v7 onward RAO */
583 #define SCTLR_VE (1U << 24) /* up to v7 */
584 #define SCTLR_E0E (1U << 24) /* v8 onward, AArch64 only */
585 #define SCTLR_EE (1U << 25)
586 #define SCTLR_L2 (1U << 26) /* up to v6, RAZ in v7 */
587 #define SCTLR_UCI (1U << 26) /* v8 onward, AArch64 only */
588 #define SCTLR_NMFI (1U << 27)
589 #define SCTLR_TRE (1U << 28)
590 #define SCTLR_AFE (1U << 29)
591 #define SCTLR_TE (1U << 30)
593 #define CPTR_TCPAC (1U << 31)
594 #define CPTR_TTA (1U << 20)
595 #define CPTR_TFP (1U << 10)
597 #define MDCR_EPMAD (1U << 21)
598 #define MDCR_EDAD (1U << 20)
599 #define MDCR_SPME (1U << 17)
600 #define MDCR_SDD (1U << 16)
601 #define MDCR_SPD (3U << 14)
602 #define MDCR_TDRA (1U << 11)
603 #define MDCR_TDOSA (1U << 10)
604 #define MDCR_TDA (1U << 9)
605 #define MDCR_TDE (1U << 8)
606 #define MDCR_HPME (1U << 7)
607 #define MDCR_TPM (1U << 6)
608 #define MDCR_TPMCR (1U << 5)
610 /* Not all of the MDCR_EL3 bits are present in the 32-bit SDCR */
611 #define SDCR_VALID_MASK (MDCR_EPMAD | MDCR_EDAD | MDCR_SPME | MDCR_SPD)
613 #define CPSR_M (0x1fU)
614 #define CPSR_T (1U << 5)
615 #define CPSR_F (1U << 6)
616 #define CPSR_I (1U << 7)
617 #define CPSR_A (1U << 8)
618 #define CPSR_E (1U << 9)
619 #define CPSR_IT_2_7 (0xfc00U)
620 #define CPSR_GE (0xfU << 16)
621 #define CPSR_IL (1U << 20)
622 /* Note that the RESERVED bits include bit 21, which is PSTATE_SS in
623 * an AArch64 SPSR but RES0 in AArch32 SPSR and CPSR. In QEMU we use
624 * env->uncached_cpsr bit 21 to store PSTATE.SS when executing in AArch32,
625 * where it is live state but not accessible to the AArch32 code.
627 #define CPSR_RESERVED (0x7U << 21)
628 #define CPSR_J (1U << 24)
629 #define CPSR_IT_0_1 (3U << 25)
630 #define CPSR_Q (1U << 27)
631 #define CPSR_V (1U << 28)
632 #define CPSR_C (1U << 29)
633 #define CPSR_Z (1U << 30)
634 #define CPSR_N (1U << 31)
635 #define CPSR_NZCV (CPSR_N | CPSR_Z | CPSR_C | CPSR_V)
636 #define CPSR_AIF (CPSR_A | CPSR_I | CPSR_F)
638 #define CPSR_IT (CPSR_IT_0_1 | CPSR_IT_2_7)
639 #define CACHED_CPSR_BITS (CPSR_T | CPSR_AIF | CPSR_GE | CPSR_IT | CPSR_Q \
640 | CPSR_NZCV)
641 /* Bits writable in user mode. */
642 #define CPSR_USER (CPSR_NZCV | CPSR_Q | CPSR_GE)
643 /* Execution state bits. MRS read as zero, MSR writes ignored. */
644 #define CPSR_EXEC (CPSR_T | CPSR_IT | CPSR_J | CPSR_IL)
645 /* Mask of bits which may be set by exception return copying them from SPSR */
646 #define CPSR_ERET_MASK (~CPSR_RESERVED)
648 #define TTBCR_N (7U << 0) /* TTBCR.EAE==0 */
649 #define TTBCR_T0SZ (7U << 0) /* TTBCR.EAE==1 */
650 #define TTBCR_PD0 (1U << 4)
651 #define TTBCR_PD1 (1U << 5)
652 #define TTBCR_EPD0 (1U << 7)
653 #define TTBCR_IRGN0 (3U << 8)
654 #define TTBCR_ORGN0 (3U << 10)
655 #define TTBCR_SH0 (3U << 12)
656 #define TTBCR_T1SZ (3U << 16)
657 #define TTBCR_A1 (1U << 22)
658 #define TTBCR_EPD1 (1U << 23)
659 #define TTBCR_IRGN1 (3U << 24)
660 #define TTBCR_ORGN1 (3U << 26)
661 #define TTBCR_SH1 (1U << 28)
662 #define TTBCR_EAE (1U << 31)
664 /* Bit definitions for ARMv8 SPSR (PSTATE) format.
665 * Only these are valid when in AArch64 mode; in
666 * AArch32 mode SPSRs are basically CPSR-format.
668 #define PSTATE_SP (1U)
669 #define PSTATE_M (0xFU)
670 #define PSTATE_nRW (1U << 4)
671 #define PSTATE_F (1U << 6)
672 #define PSTATE_I (1U << 7)
673 #define PSTATE_A (1U << 8)
674 #define PSTATE_D (1U << 9)
675 #define PSTATE_IL (1U << 20)
676 #define PSTATE_SS (1U << 21)
677 #define PSTATE_V (1U << 28)
678 #define PSTATE_C (1U << 29)
679 #define PSTATE_Z (1U << 30)
680 #define PSTATE_N (1U << 31)
681 #define PSTATE_NZCV (PSTATE_N | PSTATE_Z | PSTATE_C | PSTATE_V)
682 #define PSTATE_DAIF (PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F)
683 #define CACHED_PSTATE_BITS (PSTATE_NZCV | PSTATE_DAIF)
684 /* Mode values for AArch64 */
685 #define PSTATE_MODE_EL3h 13
686 #define PSTATE_MODE_EL3t 12
687 #define PSTATE_MODE_EL2h 9
688 #define PSTATE_MODE_EL2t 8
689 #define PSTATE_MODE_EL1h 5
690 #define PSTATE_MODE_EL1t 4
691 #define PSTATE_MODE_EL0t 0
693 /* Map EL and handler into a PSTATE_MODE. */
694 static inline unsigned int aarch64_pstate_mode(unsigned int el, bool handler)
696 return (el << 2) | handler;
699 /* Return the current PSTATE value. For the moment we don't support 32<->64 bit
700 * interprocessing, so we don't attempt to sync with the cpsr state used by
701 * the 32 bit decoder.
703 static inline uint32_t pstate_read(CPUARMState *env)
705 int ZF;
707 ZF = (env->ZF == 0);
708 return (env->NF & 0x80000000) | (ZF << 30)
709 | (env->CF << 29) | ((env->VF & 0x80000000) >> 3)
710 | env->pstate | env->daif;
713 static inline void pstate_write(CPUARMState *env, uint32_t val)
715 env->ZF = (~val) & PSTATE_Z;
716 env->NF = val;
717 env->CF = (val >> 29) & 1;
718 env->VF = (val << 3) & 0x80000000;
719 env->daif = val & PSTATE_DAIF;
720 env->pstate = val & ~CACHED_PSTATE_BITS;
723 /* Return the current CPSR value. */
724 uint32_t cpsr_read(CPUARMState *env);
726 typedef enum CPSRWriteType {
727 CPSRWriteByInstr = 0, /* from guest MSR or CPS */
728 CPSRWriteExceptionReturn = 1, /* from guest exception return insn */
729 CPSRWriteRaw = 2, /* trust values, do not switch reg banks */
730 CPSRWriteByGDBStub = 3, /* from the GDB stub */
731 } CPSRWriteType;
733 /* Set the CPSR. Note that some bits of mask must be all-set or all-clear.*/
734 void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
735 CPSRWriteType write_type);
737 /* Return the current xPSR value. */
738 static inline uint32_t xpsr_read(CPUARMState *env)
740 int ZF;
741 ZF = (env->ZF == 0);
742 return (env->NF & 0x80000000) | (ZF << 30)
743 | (env->CF << 29) | ((env->VF & 0x80000000) >> 3) | (env->QF << 27)
744 | (env->thumb << 24) | ((env->condexec_bits & 3) << 25)
745 | ((env->condexec_bits & 0xfc) << 8)
746 | env->v7m.exception;
749 /* Set the xPSR. Note that some bits of mask must be all-set or all-clear. */
750 static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask)
752 if (mask & CPSR_NZCV) {
753 env->ZF = (~val) & CPSR_Z;
754 env->NF = val;
755 env->CF = (val >> 29) & 1;
756 env->VF = (val << 3) & 0x80000000;
758 if (mask & CPSR_Q)
759 env->QF = ((val & CPSR_Q) != 0);
760 if (mask & (1 << 24))
761 env->thumb = ((val & (1 << 24)) != 0);
762 if (mask & CPSR_IT_0_1) {
763 env->condexec_bits &= ~3;
764 env->condexec_bits |= (val >> 25) & 3;
766 if (mask & CPSR_IT_2_7) {
767 env->condexec_bits &= 3;
768 env->condexec_bits |= (val >> 8) & 0xfc;
770 if (mask & 0x1ff) {
771 env->v7m.exception = val & 0x1ff;
775 #define HCR_VM (1ULL << 0)
776 #define HCR_SWIO (1ULL << 1)
777 #define HCR_PTW (1ULL << 2)
778 #define HCR_FMO (1ULL << 3)
779 #define HCR_IMO (1ULL << 4)
780 #define HCR_AMO (1ULL << 5)
781 #define HCR_VF (1ULL << 6)
782 #define HCR_VI (1ULL << 7)
783 #define HCR_VSE (1ULL << 8)
784 #define HCR_FB (1ULL << 9)
785 #define HCR_BSU_MASK (3ULL << 10)
786 #define HCR_DC (1ULL << 12)
787 #define HCR_TWI (1ULL << 13)
788 #define HCR_TWE (1ULL << 14)
789 #define HCR_TID0 (1ULL << 15)
790 #define HCR_TID1 (1ULL << 16)
791 #define HCR_TID2 (1ULL << 17)
792 #define HCR_TID3 (1ULL << 18)
793 #define HCR_TSC (1ULL << 19)
794 #define HCR_TIDCP (1ULL << 20)
795 #define HCR_TACR (1ULL << 21)
796 #define HCR_TSW (1ULL << 22)
797 #define HCR_TPC (1ULL << 23)
798 #define HCR_TPU (1ULL << 24)
799 #define HCR_TTLB (1ULL << 25)
800 #define HCR_TVM (1ULL << 26)
801 #define HCR_TGE (1ULL << 27)
802 #define HCR_TDZ (1ULL << 28)
803 #define HCR_HCD (1ULL << 29)
804 #define HCR_TRVM (1ULL << 30)
805 #define HCR_RW (1ULL << 31)
806 #define HCR_CD (1ULL << 32)
807 #define HCR_ID (1ULL << 33)
808 #define HCR_MASK ((1ULL << 34) - 1)
810 #define SCR_NS (1U << 0)
811 #define SCR_IRQ (1U << 1)
812 #define SCR_FIQ (1U << 2)
813 #define SCR_EA (1U << 3)
814 #define SCR_FW (1U << 4)
815 #define SCR_AW (1U << 5)
816 #define SCR_NET (1U << 6)
817 #define SCR_SMD (1U << 7)
818 #define SCR_HCE (1U << 8)
819 #define SCR_SIF (1U << 9)
820 #define SCR_RW (1U << 10)
821 #define SCR_ST (1U << 11)
822 #define SCR_TWI (1U << 12)
823 #define SCR_TWE (1U << 13)
824 #define SCR_AARCH32_MASK (0x3fff & ~(SCR_RW | SCR_ST))
825 #define SCR_AARCH64_MASK (0x3fff & ~SCR_NET)
827 /* Return the current FPSCR value. */
828 uint32_t vfp_get_fpscr(CPUARMState *env);
829 void vfp_set_fpscr(CPUARMState *env, uint32_t val);
831 /* For A64 the FPSCR is split into two logically distinct registers,
832 * FPCR and FPSR. However since they still use non-overlapping bits
833 * we store the underlying state in fpscr and just mask on read/write.
835 #define FPSR_MASK 0xf800009f
836 #define FPCR_MASK 0x07f79f00
837 static inline uint32_t vfp_get_fpsr(CPUARMState *env)
839 return vfp_get_fpscr(env) & FPSR_MASK;
842 static inline void vfp_set_fpsr(CPUARMState *env, uint32_t val)
844 uint32_t new_fpscr = (vfp_get_fpscr(env) & ~FPSR_MASK) | (val & FPSR_MASK);
845 vfp_set_fpscr(env, new_fpscr);
848 static inline uint32_t vfp_get_fpcr(CPUARMState *env)
850 return vfp_get_fpscr(env) & FPCR_MASK;
853 static inline void vfp_set_fpcr(CPUARMState *env, uint32_t val)
855 uint32_t new_fpscr = (vfp_get_fpscr(env) & ~FPCR_MASK) | (val & FPCR_MASK);
856 vfp_set_fpscr(env, new_fpscr);
859 enum arm_cpu_mode {
860 ARM_CPU_MODE_USR = 0x10,
861 ARM_CPU_MODE_FIQ = 0x11,
862 ARM_CPU_MODE_IRQ = 0x12,
863 ARM_CPU_MODE_SVC = 0x13,
864 ARM_CPU_MODE_MON = 0x16,
865 ARM_CPU_MODE_ABT = 0x17,
866 ARM_CPU_MODE_HYP = 0x1a,
867 ARM_CPU_MODE_UND = 0x1b,
868 ARM_CPU_MODE_SYS = 0x1f
871 /* VFP system registers. */
872 #define ARM_VFP_FPSID 0
873 #define ARM_VFP_FPSCR 1
874 #define ARM_VFP_MVFR2 5
875 #define ARM_VFP_MVFR1 6
876 #define ARM_VFP_MVFR0 7
877 #define ARM_VFP_FPEXC 8
878 #define ARM_VFP_FPINST 9
879 #define ARM_VFP_FPINST2 10
881 /* iwMMXt coprocessor control registers. */
882 #define ARM_IWMMXT_wCID 0
883 #define ARM_IWMMXT_wCon 1
884 #define ARM_IWMMXT_wCSSF 2
885 #define ARM_IWMMXT_wCASF 3
886 #define ARM_IWMMXT_wCGR0 8
887 #define ARM_IWMMXT_wCGR1 9
888 #define ARM_IWMMXT_wCGR2 10
889 #define ARM_IWMMXT_wCGR3 11
891 /* If adding a feature bit which corresponds to a Linux ELF
892 * HWCAP bit, remember to update the feature-bit-to-hwcap
893 * mapping in linux-user/elfload.c:get_elf_hwcap().
895 enum arm_features {
896 ARM_FEATURE_VFP,
897 ARM_FEATURE_AUXCR, /* ARM1026 Auxiliary control register. */
898 ARM_FEATURE_XSCALE, /* Intel XScale extensions. */
899 ARM_FEATURE_IWMMXT, /* Intel iwMMXt extension. */
900 ARM_FEATURE_V6,
901 ARM_FEATURE_V6K,
902 ARM_FEATURE_V7,
903 ARM_FEATURE_THUMB2,
904 ARM_FEATURE_MPU, /* Only has Memory Protection Unit, not full MMU. */
905 ARM_FEATURE_VFP3,
906 ARM_FEATURE_VFP_FP16,
907 ARM_FEATURE_NEON,
908 ARM_FEATURE_THUMB_DIV, /* divide supported in Thumb encoding */
909 ARM_FEATURE_M, /* Microcontroller profile. */
910 ARM_FEATURE_OMAPCP, /* OMAP specific CP15 ops handling. */
911 ARM_FEATURE_THUMB2EE,
912 ARM_FEATURE_V7MP, /* v7 Multiprocessing Extensions */
913 ARM_FEATURE_V4T,
914 ARM_FEATURE_V5,
915 ARM_FEATURE_STRONGARM,
916 ARM_FEATURE_VAPA, /* cp15 VA to PA lookups */
917 ARM_FEATURE_ARM_DIV, /* divide supported in ARM encoding */
918 ARM_FEATURE_VFP4, /* VFPv4 (implies that NEON is v2) */
919 ARM_FEATURE_GENERIC_TIMER,
920 ARM_FEATURE_MVFR, /* Media and VFP Feature Registers 0 and 1 */
921 ARM_FEATURE_DUMMY_C15_REGS, /* RAZ/WI all of cp15 crn=15 */
922 ARM_FEATURE_CACHE_TEST_CLEAN, /* 926/1026 style test-and-clean ops */
923 ARM_FEATURE_CACHE_DIRTY_REG, /* 1136/1176 cache dirty status register */
924 ARM_FEATURE_CACHE_BLOCK_OPS, /* v6 optional cache block operations */
925 ARM_FEATURE_MPIDR, /* has cp15 MPIDR */
926 ARM_FEATURE_PXN, /* has Privileged Execute Never bit */
927 ARM_FEATURE_LPAE, /* has Large Physical Address Extension */
928 ARM_FEATURE_V8,
929 ARM_FEATURE_AARCH64, /* supports 64 bit mode */
930 ARM_FEATURE_V8_AES, /* implements AES part of v8 Crypto Extensions */
931 ARM_FEATURE_CBAR, /* has cp15 CBAR */
932 ARM_FEATURE_CRC, /* ARMv8 CRC instructions */
933 ARM_FEATURE_CBAR_RO, /* has cp15 CBAR and it is read-only */
934 ARM_FEATURE_EL2, /* has EL2 Virtualization support */
935 ARM_FEATURE_EL3, /* has EL3 Secure monitor support */
936 ARM_FEATURE_V8_SHA1, /* implements SHA1 part of v8 Crypto Extensions */
937 ARM_FEATURE_V8_SHA256, /* implements SHA256 part of v8 Crypto Extensions */
938 ARM_FEATURE_V8_PMULL, /* implements PMULL part of v8 Crypto Extensions */
939 ARM_FEATURE_THUMB_DSP, /* DSP insns supported in the Thumb encodings */
942 static inline int arm_feature(CPUARMState *env, int feature)
944 return (env->features & (1ULL << feature)) != 0;
947 #if !defined(CONFIG_USER_ONLY)
948 /* Return true if exception levels below EL3 are in secure state,
949 * or would be following an exception return to that level.
950 * Unlike arm_is_secure() (which is always a question about the
951 * _current_ state of the CPU) this doesn't care about the current
952 * EL or mode.
954 static inline bool arm_is_secure_below_el3(CPUARMState *env)
956 if (arm_feature(env, ARM_FEATURE_EL3)) {
957 return !(env->cp15.scr_el3 & SCR_NS);
958 } else {
959 /* If EL3 is not supported then the secure state is implementation
960 * defined, in which case QEMU defaults to non-secure.
962 return false;
966 /* Return true if the processor is in secure state */
967 static inline bool arm_is_secure(CPUARMState *env)
969 if (arm_feature(env, ARM_FEATURE_EL3)) {
970 if (is_a64(env) && extract32(env->pstate, 2, 2) == 3) {
971 /* CPU currently in AArch64 state and EL3 */
972 return true;
973 } else if (!is_a64(env) &&
974 (env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_MON) {
975 /* CPU currently in AArch32 state and monitor mode */
976 return true;
979 return arm_is_secure_below_el3(env);
982 #else
983 static inline bool arm_is_secure_below_el3(CPUARMState *env)
985 return false;
988 static inline bool arm_is_secure(CPUARMState *env)
990 return false;
992 #endif
994 /* Return true if the specified exception level is running in AArch64 state. */
995 static inline bool arm_el_is_aa64(CPUARMState *env, int el)
997 /* This isn't valid for EL0 (if we're in EL0, is_a64() is what you want,
998 * and if we're not in EL0 then the state of EL0 isn't well defined.)
1000 assert(el >= 1 && el <= 3);
1001 bool aa64 = arm_feature(env, ARM_FEATURE_AARCH64);
1003 /* The highest exception level is always at the maximum supported
1004 * register width, and then lower levels have a register width controlled
1005 * by bits in the SCR or HCR registers.
1007 if (el == 3) {
1008 return aa64;
1011 if (arm_feature(env, ARM_FEATURE_EL3)) {
1012 aa64 = aa64 && (env->cp15.scr_el3 & SCR_RW);
1015 if (el == 2) {
1016 return aa64;
1019 if (arm_feature(env, ARM_FEATURE_EL2) && !arm_is_secure_below_el3(env)) {
1020 aa64 = aa64 && (env->cp15.hcr_el2 & HCR_RW);
1023 return aa64;
1026 /* Function for determing whether guest cp register reads and writes should
1027 * access the secure or non-secure bank of a cp register. When EL3 is
1028 * operating in AArch32 state, the NS-bit determines whether the secure
1029 * instance of a cp register should be used. When EL3 is AArch64 (or if
1030 * it doesn't exist at all) then there is no register banking, and all
1031 * accesses are to the non-secure version.
1033 static inline bool access_secure_reg(CPUARMState *env)
1035 bool ret = (arm_feature(env, ARM_FEATURE_EL3) &&
1036 !arm_el_is_aa64(env, 3) &&
1037 !(env->cp15.scr_el3 & SCR_NS));
1039 return ret;
1042 /* Macros for accessing a specified CP register bank */
1043 #define A32_BANKED_REG_GET(_env, _regname, _secure) \
1044 ((_secure) ? (_env)->cp15._regname##_s : (_env)->cp15._regname##_ns)
1046 #define A32_BANKED_REG_SET(_env, _regname, _secure, _val) \
1047 do { \
1048 if (_secure) { \
1049 (_env)->cp15._regname##_s = (_val); \
1050 } else { \
1051 (_env)->cp15._regname##_ns = (_val); \
1053 } while (0)
1055 /* Macros for automatically accessing a specific CP register bank depending on
1056 * the current secure state of the system. These macros are not intended for
1057 * supporting instruction translation reads/writes as these are dependent
1058 * solely on the SCR.NS bit and not the mode.
1060 #define A32_BANKED_CURRENT_REG_GET(_env, _regname) \
1061 A32_BANKED_REG_GET((_env), _regname, \
1062 (arm_is_secure(_env) && !arm_el_is_aa64((_env), 3)))
1064 #define A32_BANKED_CURRENT_REG_SET(_env, _regname, _val) \
1065 A32_BANKED_REG_SET((_env), _regname, \
1066 (arm_is_secure(_env) && !arm_el_is_aa64((_env), 3)), \
1067 (_val))
1069 void arm_cpu_list(FILE *f, fprintf_function cpu_fprintf);
1070 uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx,
1071 uint32_t cur_el, bool secure);
1073 /* Interface between CPU and Interrupt controller. */
1074 void armv7m_nvic_set_pending(void *opaque, int irq);
1075 int armv7m_nvic_acknowledge_irq(void *opaque);
1076 void armv7m_nvic_complete_irq(void *opaque, int irq);
1078 /* Interface for defining coprocessor registers.
1079 * Registers are defined in tables of arm_cp_reginfo structs
1080 * which are passed to define_arm_cp_regs().
1083 /* When looking up a coprocessor register we look for it
1084 * via an integer which encodes all of:
1085 * coprocessor number
1086 * Crn, Crm, opc1, opc2 fields
1087 * 32 or 64 bit register (ie is it accessed via MRC/MCR
1088 * or via MRRC/MCRR?)
1089 * non-secure/secure bank (AArch32 only)
1090 * We allow 4 bits for opc1 because MRRC/MCRR have a 4 bit field.
1091 * (In this case crn and opc2 should be zero.)
1092 * For AArch64, there is no 32/64 bit size distinction;
1093 * instead all registers have a 2 bit op0, 3 bit op1 and op2,
1094 * and 4 bit CRn and CRm. The encoding patterns are chosen
1095 * to be easy to convert to and from the KVM encodings, and also
1096 * so that the hashtable can contain both AArch32 and AArch64
1097 * registers (to allow for interprocessing where we might run
1098 * 32 bit code on a 64 bit core).
1100 /* This bit is private to our hashtable cpreg; in KVM register
1101 * IDs the AArch64/32 distinction is the KVM_REG_ARM/ARM64
1102 * in the upper bits of the 64 bit ID.
1104 #define CP_REG_AA64_SHIFT 28
1105 #define CP_REG_AA64_MASK (1 << CP_REG_AA64_SHIFT)
1107 /* To enable banking of coprocessor registers depending on ns-bit we
1108 * add a bit to distinguish between secure and non-secure cpregs in the
1109 * hashtable.
1111 #define CP_REG_NS_SHIFT 29
1112 #define CP_REG_NS_MASK (1 << CP_REG_NS_SHIFT)
1114 #define ENCODE_CP_REG(cp, is64, ns, crn, crm, opc1, opc2) \
1115 ((ns) << CP_REG_NS_SHIFT | ((cp) << 16) | ((is64) << 15) | \
1116 ((crn) << 11) | ((crm) << 7) | ((opc1) << 3) | (opc2))
1118 #define ENCODE_AA64_CP_REG(cp, crn, crm, op0, op1, op2) \
1119 (CP_REG_AA64_MASK | \
1120 ((cp) << CP_REG_ARM_COPROC_SHIFT) | \
1121 ((op0) << CP_REG_ARM64_SYSREG_OP0_SHIFT) | \
1122 ((op1) << CP_REG_ARM64_SYSREG_OP1_SHIFT) | \
1123 ((crn) << CP_REG_ARM64_SYSREG_CRN_SHIFT) | \
1124 ((crm) << CP_REG_ARM64_SYSREG_CRM_SHIFT) | \
1125 ((op2) << CP_REG_ARM64_SYSREG_OP2_SHIFT))
1127 /* Convert a full 64 bit KVM register ID to the truncated 32 bit
1128 * version used as a key for the coprocessor register hashtable
1130 static inline uint32_t kvm_to_cpreg_id(uint64_t kvmid)
1132 uint32_t cpregid = kvmid;
1133 if ((kvmid & CP_REG_ARCH_MASK) == CP_REG_ARM64) {
1134 cpregid |= CP_REG_AA64_MASK;
1135 } else {
1136 if ((kvmid & CP_REG_SIZE_MASK) == CP_REG_SIZE_U64) {
1137 cpregid |= (1 << 15);
1140 /* KVM is always non-secure so add the NS flag on AArch32 register
1141 * entries.
1143 cpregid |= 1 << CP_REG_NS_SHIFT;
1145 return cpregid;
1148 /* Convert a truncated 32 bit hashtable key into the full
1149 * 64 bit KVM register ID.
1151 static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid)
1153 uint64_t kvmid;
1155 if (cpregid & CP_REG_AA64_MASK) {
1156 kvmid = cpregid & ~CP_REG_AA64_MASK;
1157 kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM64;
1158 } else {
1159 kvmid = cpregid & ~(1 << 15);
1160 if (cpregid & (1 << 15)) {
1161 kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM;
1162 } else {
1163 kvmid |= CP_REG_SIZE_U32 | CP_REG_ARM;
1166 return kvmid;
1169 /* ARMCPRegInfo type field bits. If the SPECIAL bit is set this is a
1170 * special-behaviour cp reg and bits [15..8] indicate what behaviour
1171 * it has. Otherwise it is a simple cp reg, where CONST indicates that
1172 * TCG can assume the value to be constant (ie load at translate time)
1173 * and 64BIT indicates a 64 bit wide coprocessor register. SUPPRESS_TB_END
1174 * indicates that the TB should not be ended after a write to this register
1175 * (the default is that the TB ends after cp writes). OVERRIDE permits
1176 * a register definition to override a previous definition for the
1177 * same (cp, is64, crn, crm, opc1, opc2) tuple: either the new or the
1178 * old must have the OVERRIDE bit set.
1179 * ALIAS indicates that this register is an alias view of some underlying
1180 * state which is also visible via another register, and that the other
1181 * register is handling migration and reset; registers marked ALIAS will not be
1182 * migrated but may have their state set by syncing of register state from KVM.
1183 * NO_RAW indicates that this register has no underlying state and does not
1184 * support raw access for state saving/loading; it will not be used for either
1185 * migration or KVM state synchronization. (Typically this is for "registers"
1186 * which are actually used as instructions for cache maintenance and so on.)
1187 * IO indicates that this register does I/O and therefore its accesses
1188 * need to be surrounded by gen_io_start()/gen_io_end(). In particular,
1189 * registers which implement clocks or timers require this.
1191 #define ARM_CP_SPECIAL 1
1192 #define ARM_CP_CONST 2
1193 #define ARM_CP_64BIT 4
1194 #define ARM_CP_SUPPRESS_TB_END 8
1195 #define ARM_CP_OVERRIDE 16
1196 #define ARM_CP_ALIAS 32
1197 #define ARM_CP_IO 64
1198 #define ARM_CP_NO_RAW 128
1199 #define ARM_CP_NOP (ARM_CP_SPECIAL | (1 << 8))
1200 #define ARM_CP_WFI (ARM_CP_SPECIAL | (2 << 8))
1201 #define ARM_CP_NZCV (ARM_CP_SPECIAL | (3 << 8))
1202 #define ARM_CP_CURRENTEL (ARM_CP_SPECIAL | (4 << 8))
1203 #define ARM_CP_DC_ZVA (ARM_CP_SPECIAL | (5 << 8))
1204 #define ARM_LAST_SPECIAL ARM_CP_DC_ZVA
1205 /* Used only as a terminator for ARMCPRegInfo lists */
1206 #define ARM_CP_SENTINEL 0xffff
1207 /* Mask of only the flag bits in a type field */
1208 #define ARM_CP_FLAG_MASK 0xff
1210 /* Valid values for ARMCPRegInfo state field, indicating which of
1211 * the AArch32 and AArch64 execution states this register is visible in.
1212 * If the reginfo doesn't explicitly specify then it is AArch32 only.
1213 * If the reginfo is declared to be visible in both states then a second
1214 * reginfo is synthesised for the AArch32 view of the AArch64 register,
1215 * such that the AArch32 view is the lower 32 bits of the AArch64 one.
1216 * Note that we rely on the values of these enums as we iterate through
1217 * the various states in some places.
1219 enum {
1220 ARM_CP_STATE_AA32 = 0,
1221 ARM_CP_STATE_AA64 = 1,
1222 ARM_CP_STATE_BOTH = 2,
1225 /* ARM CP register secure state flags. These flags identify security state
1226 * attributes for a given CP register entry.
1227 * The existence of both or neither secure and non-secure flags indicates that
1228 * the register has both a secure and non-secure hash entry. A single one of
1229 * these flags causes the register to only be hashed for the specified
1230 * security state.
1231 * Although definitions may have any combination of the S/NS bits, each
1232 * registered entry will only have one to identify whether the entry is secure
1233 * or non-secure.
1235 enum {
1236 ARM_CP_SECSTATE_S = (1 << 0), /* bit[0]: Secure state register */
1237 ARM_CP_SECSTATE_NS = (1 << 1), /* bit[1]: Non-secure state register */
1240 /* Return true if cptype is a valid type field. This is used to try to
1241 * catch errors where the sentinel has been accidentally left off the end
1242 * of a list of registers.
1244 static inline bool cptype_valid(int cptype)
1246 return ((cptype & ~ARM_CP_FLAG_MASK) == 0)
1247 || ((cptype & ARM_CP_SPECIAL) &&
1248 ((cptype & ~ARM_CP_FLAG_MASK) <= ARM_LAST_SPECIAL));
1251 /* Access rights:
1252 * We define bits for Read and Write access for what rev C of the v7-AR ARM ARM
1253 * defines as PL0 (user), PL1 (fiq/irq/svc/abt/und/sys, ie privileged), and
1254 * PL2 (hyp). The other level which has Read and Write bits is Secure PL1
1255 * (ie any of the privileged modes in Secure state, or Monitor mode).
1256 * If a register is accessible in one privilege level it's always accessible
1257 * in higher privilege levels too. Since "Secure PL1" also follows this rule
1258 * (ie anything visible in PL2 is visible in S-PL1, some things are only
1259 * visible in S-PL1) but "Secure PL1" is a bit of a mouthful, we bend the
1260 * terminology a little and call this PL3.
1261 * In AArch64 things are somewhat simpler as the PLx bits line up exactly
1262 * with the ELx exception levels.
1264 * If access permissions for a register are more complex than can be
1265 * described with these bits, then use a laxer set of restrictions, and
1266 * do the more restrictive/complex check inside a helper function.
1268 #define PL3_R 0x80
1269 #define PL3_W 0x40
1270 #define PL2_R (0x20 | PL3_R)
1271 #define PL2_W (0x10 | PL3_W)
1272 #define PL1_R (0x08 | PL2_R)
1273 #define PL1_W (0x04 | PL2_W)
1274 #define PL0_R (0x02 | PL1_R)
1275 #define PL0_W (0x01 | PL1_W)
1277 #define PL3_RW (PL3_R | PL3_W)
1278 #define PL2_RW (PL2_R | PL2_W)
1279 #define PL1_RW (PL1_R | PL1_W)
1280 #define PL0_RW (PL0_R | PL0_W)
1282 /* Return the highest implemented Exception Level */
1283 static inline int arm_highest_el(CPUARMState *env)
1285 if (arm_feature(env, ARM_FEATURE_EL3)) {
1286 return 3;
1288 if (arm_feature(env, ARM_FEATURE_EL2)) {
1289 return 2;
1291 return 1;
1294 /* Return the current Exception Level (as per ARMv8; note that this differs
1295 * from the ARMv7 Privilege Level).
1297 static inline int arm_current_el(CPUARMState *env)
1299 if (arm_feature(env, ARM_FEATURE_M)) {
1300 return !((env->v7m.exception == 0) && (env->v7m.control & 1));
1303 if (is_a64(env)) {
1304 return extract32(env->pstate, 2, 2);
1307 switch (env->uncached_cpsr & 0x1f) {
1308 case ARM_CPU_MODE_USR:
1309 return 0;
1310 case ARM_CPU_MODE_HYP:
1311 return 2;
1312 case ARM_CPU_MODE_MON:
1313 return 3;
1314 default:
1315 if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) {
1316 /* If EL3 is 32-bit then all secure privileged modes run in
1317 * EL3
1319 return 3;
1322 return 1;
1326 typedef struct ARMCPRegInfo ARMCPRegInfo;
1328 typedef enum CPAccessResult {
1329 /* Access is permitted */
1330 CP_ACCESS_OK = 0,
1331 /* Access fails due to a configurable trap or enable which would
1332 * result in a categorized exception syndrome giving information about
1333 * the failing instruction (ie syndrome category 0x3, 0x4, 0x5, 0x6,
1334 * 0xc or 0x18). The exception is taken to the usual target EL (EL1 or
1335 * PL1 if in EL0, otherwise to the current EL).
1337 CP_ACCESS_TRAP = 1,
1338 /* Access fails and results in an exception syndrome 0x0 ("uncategorized").
1339 * Note that this is not a catch-all case -- the set of cases which may
1340 * result in this failure is specifically defined by the architecture.
1342 CP_ACCESS_TRAP_UNCATEGORIZED = 2,
1343 /* As CP_ACCESS_TRAP, but for traps directly to EL2 or EL3 */
1344 CP_ACCESS_TRAP_EL2 = 3,
1345 CP_ACCESS_TRAP_EL3 = 4,
1346 /* As CP_ACCESS_UNCATEGORIZED, but for traps directly to EL2 or EL3 */
1347 CP_ACCESS_TRAP_UNCATEGORIZED_EL2 = 5,
1348 CP_ACCESS_TRAP_UNCATEGORIZED_EL3 = 6,
1349 /* Access fails and results in an exception syndrome for an FP access,
1350 * trapped directly to EL2 or EL3
1352 CP_ACCESS_TRAP_FP_EL2 = 7,
1353 CP_ACCESS_TRAP_FP_EL3 = 8,
1354 } CPAccessResult;
1356 /* Access functions for coprocessor registers. These cannot fail and
1357 * may not raise exceptions.
1359 typedef uint64_t CPReadFn(CPUARMState *env, const ARMCPRegInfo *opaque);
1360 typedef void CPWriteFn(CPUARMState *env, const ARMCPRegInfo *opaque,
1361 uint64_t value);
1362 /* Access permission check functions for coprocessor registers. */
1363 typedef CPAccessResult CPAccessFn(CPUARMState *env,
1364 const ARMCPRegInfo *opaque,
1365 bool isread);
1366 /* Hook function for register reset */
1367 typedef void CPResetFn(CPUARMState *env, const ARMCPRegInfo *opaque);
1369 #define CP_ANY 0xff
1371 /* Definition of an ARM coprocessor register */
1372 struct ARMCPRegInfo {
1373 /* Name of register (useful mainly for debugging, need not be unique) */
1374 const char *name;
1375 /* Location of register: coprocessor number and (crn,crm,opc1,opc2)
1376 * tuple. Any of crm, opc1 and opc2 may be CP_ANY to indicate a
1377 * 'wildcard' field -- any value of that field in the MRC/MCR insn
1378 * will be decoded to this register. The register read and write
1379 * callbacks will be passed an ARMCPRegInfo with the crn/crm/opc1/opc2
1380 * used by the program, so it is possible to register a wildcard and
1381 * then behave differently on read/write if necessary.
1382 * For 64 bit registers, only crm and opc1 are relevant; crn and opc2
1383 * must both be zero.
1384 * For AArch64-visible registers, opc0 is also used.
1385 * Since there are no "coprocessors" in AArch64, cp is purely used as a
1386 * way to distinguish (for KVM's benefit) guest-visible system registers
1387 * from demuxed ones provided to preserve the "no side effects on
1388 * KVM register read/write from QEMU" semantics. cp==0x13 is guest
1389 * visible (to match KVM's encoding); cp==0 will be converted to
1390 * cp==0x13 when the ARMCPRegInfo is registered, for convenience.
1392 uint8_t cp;
1393 uint8_t crn;
1394 uint8_t crm;
1395 uint8_t opc0;
1396 uint8_t opc1;
1397 uint8_t opc2;
1398 /* Execution state in which this register is visible: ARM_CP_STATE_* */
1399 int state;
1400 /* Register type: ARM_CP_* bits/values */
1401 int type;
1402 /* Access rights: PL*_[RW] */
1403 int access;
1404 /* Security state: ARM_CP_SECSTATE_* bits/values */
1405 int secure;
1406 /* The opaque pointer passed to define_arm_cp_regs_with_opaque() when
1407 * this register was defined: can be used to hand data through to the
1408 * register read/write functions, since they are passed the ARMCPRegInfo*.
1410 void *opaque;
1411 /* Value of this register, if it is ARM_CP_CONST. Otherwise, if
1412 * fieldoffset is non-zero, the reset value of the register.
1414 uint64_t resetvalue;
1415 /* Offset of the field in CPUARMState for this register.
1417 * This is not needed if either:
1418 * 1. type is ARM_CP_CONST or one of the ARM_CP_SPECIALs
1419 * 2. both readfn and writefn are specified
1421 ptrdiff_t fieldoffset; /* offsetof(CPUARMState, field) */
1423 /* Offsets of the secure and non-secure fields in CPUARMState for the
1424 * register if it is banked. These fields are only used during the static
1425 * registration of a register. During hashing the bank associated
1426 * with a given security state is copied to fieldoffset which is used from
1427 * there on out.
1429 * It is expected that register definitions use either fieldoffset or
1430 * bank_fieldoffsets in the definition but not both. It is also expected
1431 * that both bank offsets are set when defining a banked register. This
1432 * use indicates that a register is banked.
1434 ptrdiff_t bank_fieldoffsets[2];
1436 /* Function for making any access checks for this register in addition to
1437 * those specified by the 'access' permissions bits. If NULL, no extra
1438 * checks required. The access check is performed at runtime, not at
1439 * translate time.
1441 CPAccessFn *accessfn;
1442 /* Function for handling reads of this register. If NULL, then reads
1443 * will be done by loading from the offset into CPUARMState specified
1444 * by fieldoffset.
1446 CPReadFn *readfn;
1447 /* Function for handling writes of this register. If NULL, then writes
1448 * will be done by writing to the offset into CPUARMState specified
1449 * by fieldoffset.
1451 CPWriteFn *writefn;
1452 /* Function for doing a "raw" read; used when we need to copy
1453 * coprocessor state to the kernel for KVM or out for
1454 * migration. This only needs to be provided if there is also a
1455 * readfn and it has side effects (for instance clear-on-read bits).
1457 CPReadFn *raw_readfn;
1458 /* Function for doing a "raw" write; used when we need to copy KVM
1459 * kernel coprocessor state into userspace, or for inbound
1460 * migration. This only needs to be provided if there is also a
1461 * writefn and it masks out "unwritable" bits or has write-one-to-clear
1462 * or similar behaviour.
1464 CPWriteFn *raw_writefn;
1465 /* Function for resetting the register. If NULL, then reset will be done
1466 * by writing resetvalue to the field specified in fieldoffset. If
1467 * fieldoffset is 0 then no reset will be done.
1469 CPResetFn *resetfn;
1472 /* Macros which are lvalues for the field in CPUARMState for the
1473 * ARMCPRegInfo *ri.
1475 #define CPREG_FIELD32(env, ri) \
1476 (*(uint32_t *)((char *)(env) + (ri)->fieldoffset))
1477 #define CPREG_FIELD64(env, ri) \
1478 (*(uint64_t *)((char *)(env) + (ri)->fieldoffset))
1480 #define REGINFO_SENTINEL { .type = ARM_CP_SENTINEL }
1482 void define_arm_cp_regs_with_opaque(ARMCPU *cpu,
1483 const ARMCPRegInfo *regs, void *opaque);
1484 void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu,
1485 const ARMCPRegInfo *regs, void *opaque);
1486 static inline void define_arm_cp_regs(ARMCPU *cpu, const ARMCPRegInfo *regs)
1488 define_arm_cp_regs_with_opaque(cpu, regs, 0);
1490 static inline void define_one_arm_cp_reg(ARMCPU *cpu, const ARMCPRegInfo *regs)
1492 define_one_arm_cp_reg_with_opaque(cpu, regs, 0);
1494 const ARMCPRegInfo *get_arm_cp_reginfo(GHashTable *cpregs, uint32_t encoded_cp);
1496 /* CPWriteFn that can be used to implement writes-ignored behaviour */
1497 void arm_cp_write_ignore(CPUARMState *env, const ARMCPRegInfo *ri,
1498 uint64_t value);
1499 /* CPReadFn that can be used for read-as-zero behaviour */
1500 uint64_t arm_cp_read_zero(CPUARMState *env, const ARMCPRegInfo *ri);
1502 /* CPResetFn that does nothing, for use if no reset is required even
1503 * if fieldoffset is non zero.
1505 void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque);
1507 /* Return true if this reginfo struct's field in the cpu state struct
1508 * is 64 bits wide.
1510 static inline bool cpreg_field_is_64bit(const ARMCPRegInfo *ri)
1512 return (ri->state == ARM_CP_STATE_AA64) || (ri->type & ARM_CP_64BIT);
1515 static inline bool cp_access_ok(int current_el,
1516 const ARMCPRegInfo *ri, int isread)
1518 return (ri->access >> ((current_el * 2) + isread)) & 1;
1521 /* Raw read of a coprocessor register (as needed for migration, etc) */
1522 uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri);
1525 * write_list_to_cpustate
1526 * @cpu: ARMCPU
1528 * For each register listed in the ARMCPU cpreg_indexes list, write
1529 * its value from the cpreg_values list into the ARMCPUState structure.
1530 * This updates TCG's working data structures from KVM data or
1531 * from incoming migration state.
1533 * Returns: true if all register values were updated correctly,
1534 * false if some register was unknown or could not be written.
1535 * Note that we do not stop early on failure -- we will attempt
1536 * writing all registers in the list.
1538 bool write_list_to_cpustate(ARMCPU *cpu);
1541 * write_cpustate_to_list:
1542 * @cpu: ARMCPU
1544 * For each register listed in the ARMCPU cpreg_indexes list, write
1545 * its value from the ARMCPUState structure into the cpreg_values list.
1546 * This is used to copy info from TCG's working data structures into
1547 * KVM or for outbound migration.
1549 * Returns: true if all register values were read correctly,
1550 * false if some register was unknown or could not be read.
1551 * Note that we do not stop early on failure -- we will attempt
1552 * reading all registers in the list.
1554 bool write_cpustate_to_list(ARMCPU *cpu);
1556 /* Does the core conform to the "MicroController" profile. e.g. Cortex-M3.
1557 Note the M in older cores (eg. ARM7TDMI) stands for Multiply. These are
1558 conventional cores (ie. Application or Realtime profile). */
1560 #define IS_M(env) arm_feature(env, ARM_FEATURE_M)
1562 #define ARM_CPUID_TI915T 0x54029152
1563 #define ARM_CPUID_TI925T 0x54029252
1565 #if defined(CONFIG_USER_ONLY)
1566 #define TARGET_PAGE_BITS 12
1567 #else
1568 /* The ARM MMU allows 1k pages. */
1569 /* ??? Linux doesn't actually use these, and they're deprecated in recent
1570 architecture revisions. Maybe a configure option to disable them. */
1571 #define TARGET_PAGE_BITS 10
1572 #endif
1574 #if defined(TARGET_AARCH64)
1575 # define TARGET_PHYS_ADDR_SPACE_BITS 48
1576 # define TARGET_VIRT_ADDR_SPACE_BITS 64
1577 #else
1578 # define TARGET_PHYS_ADDR_SPACE_BITS 40
1579 # define TARGET_VIRT_ADDR_SPACE_BITS 32
1580 #endif
1582 static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx,
1583 unsigned int target_el)
1585 CPUARMState *env = cs->env_ptr;
1586 unsigned int cur_el = arm_current_el(env);
1587 bool secure = arm_is_secure(env);
1588 bool pstate_unmasked;
1589 int8_t unmasked = 0;
1591 /* Don't take exceptions if they target a lower EL.
1592 * This check should catch any exceptions that would not be taken but left
1593 * pending.
1595 if (cur_el > target_el) {
1596 return false;
1599 switch (excp_idx) {
1600 case EXCP_FIQ:
1601 pstate_unmasked = !(env->daif & PSTATE_F);
1602 break;
1604 case EXCP_IRQ:
1605 pstate_unmasked = !(env->daif & PSTATE_I);
1606 break;
1608 case EXCP_VFIQ:
1609 if (secure || !(env->cp15.hcr_el2 & HCR_FMO)) {
1610 /* VFIQs are only taken when hypervized and non-secure. */
1611 return false;
1613 return !(env->daif & PSTATE_F);
1614 case EXCP_VIRQ:
1615 if (secure || !(env->cp15.hcr_el2 & HCR_IMO)) {
1616 /* VIRQs are only taken when hypervized and non-secure. */
1617 return false;
1619 return !(env->daif & PSTATE_I);
1620 default:
1621 g_assert_not_reached();
1624 /* Use the target EL, current execution state and SCR/HCR settings to
1625 * determine whether the corresponding CPSR bit is used to mask the
1626 * interrupt.
1628 if ((target_el > cur_el) && (target_el != 1)) {
1629 /* Exceptions targeting a higher EL may not be maskable */
1630 if (arm_feature(env, ARM_FEATURE_AARCH64)) {
1631 /* 64-bit masking rules are simple: exceptions to EL3
1632 * can't be masked, and exceptions to EL2 can only be
1633 * masked from Secure state. The HCR and SCR settings
1634 * don't affect the masking logic, only the interrupt routing.
1636 if (target_el == 3 || !secure) {
1637 unmasked = 1;
1639 } else {
1640 /* The old 32-bit-only environment has a more complicated
1641 * masking setup. HCR and SCR bits not only affect interrupt
1642 * routing but also change the behaviour of masking.
1644 bool hcr, scr;
1646 switch (excp_idx) {
1647 case EXCP_FIQ:
1648 /* If FIQs are routed to EL3 or EL2 then there are cases where
1649 * we override the CPSR.F in determining if the exception is
1650 * masked or not. If neither of these are set then we fall back
1651 * to the CPSR.F setting otherwise we further assess the state
1652 * below.
1654 hcr = (env->cp15.hcr_el2 & HCR_FMO);
1655 scr = (env->cp15.scr_el3 & SCR_FIQ);
1657 /* When EL3 is 32-bit, the SCR.FW bit controls whether the
1658 * CPSR.F bit masks FIQ interrupts when taken in non-secure
1659 * state. If SCR.FW is set then FIQs can be masked by CPSR.F
1660 * when non-secure but only when FIQs are only routed to EL3.
1662 scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr);
1663 break;
1664 case EXCP_IRQ:
1665 /* When EL3 execution state is 32-bit, if HCR.IMO is set then
1666 * we may override the CPSR.I masking when in non-secure state.
1667 * The SCR.IRQ setting has already been taken into consideration
1668 * when setting the target EL, so it does not have a further
1669 * affect here.
1671 hcr = (env->cp15.hcr_el2 & HCR_IMO);
1672 scr = false;
1673 break;
1674 default:
1675 g_assert_not_reached();
1678 if ((scr || hcr) && !secure) {
1679 unmasked = 1;
1684 /* The PSTATE bits only mask the interrupt if we have not overriden the
1685 * ability above.
1687 return unmasked || pstate_unmasked;
1690 #define cpu_init(cpu_model) CPU(cpu_arm_init(cpu_model))
1692 #define cpu_exec cpu_arm_exec
1693 #define cpu_signal_handler cpu_arm_signal_handler
1694 #define cpu_list arm_cpu_list
1696 /* ARM has the following "translation regimes" (as the ARM ARM calls them):
1698 * If EL3 is 64-bit:
1699 * + NonSecure EL1 & 0 stage 1
1700 * + NonSecure EL1 & 0 stage 2
1701 * + NonSecure EL2
1702 * + Secure EL1 & EL0
1703 * + Secure EL3
1704 * If EL3 is 32-bit:
1705 * + NonSecure PL1 & 0 stage 1
1706 * + NonSecure PL1 & 0 stage 2
1707 * + NonSecure PL2
1708 * + Secure PL0 & PL1
1709 * (reminder: for 32 bit EL3, Secure PL1 is *EL3*, not EL1.)
1711 * For QEMU, an mmu_idx is not quite the same as a translation regime because:
1712 * 1. we need to split the "EL1 & 0" regimes into two mmu_idxes, because they
1713 * may differ in access permissions even if the VA->PA map is the same
1714 * 2. we want to cache in our TLB the full VA->IPA->PA lookup for a stage 1+2
1715 * translation, which means that we have one mmu_idx that deals with two
1716 * concatenated translation regimes [this sort of combined s1+2 TLB is
1717 * architecturally permitted]
1718 * 3. we don't need to allocate an mmu_idx to translations that we won't be
1719 * handling via the TLB. The only way to do a stage 1 translation without
1720 * the immediate stage 2 translation is via the ATS or AT system insns,
1721 * which can be slow-pathed and always do a page table walk.
1722 * 4. we can also safely fold together the "32 bit EL3" and "64 bit EL3"
1723 * translation regimes, because they map reasonably well to each other
1724 * and they can't both be active at the same time.
1725 * This gives us the following list of mmu_idx values:
1727 * NS EL0 (aka NS PL0) stage 1+2
1728 * NS EL1 (aka NS PL1) stage 1+2
1729 * NS EL2 (aka NS PL2)
1730 * S EL3 (aka S PL1)
1731 * S EL0 (aka S PL0)
1732 * S EL1 (not used if EL3 is 32 bit)
1733 * NS EL0+1 stage 2
1735 * (The last of these is an mmu_idx because we want to be able to use the TLB
1736 * for the accesses done as part of a stage 1 page table walk, rather than
1737 * having to walk the stage 2 page table over and over.)
1739 * Our enumeration includes at the end some entries which are not "true"
1740 * mmu_idx values in that they don't have corresponding TLBs and are only
1741 * valid for doing slow path page table walks.
1743 * The constant names here are patterned after the general style of the names
1744 * of the AT/ATS operations.
1745 * The values used are carefully arranged to make mmu_idx => EL lookup easy.
1747 typedef enum ARMMMUIdx {
1748 ARMMMUIdx_S12NSE0 = 0,
1749 ARMMMUIdx_S12NSE1 = 1,
1750 ARMMMUIdx_S1E2 = 2,
1751 ARMMMUIdx_S1E3 = 3,
1752 ARMMMUIdx_S1SE0 = 4,
1753 ARMMMUIdx_S1SE1 = 5,
1754 ARMMMUIdx_S2NS = 6,
1755 /* Indexes below here don't have TLBs and are used only for AT system
1756 * instructions or for the first stage of an S12 page table walk.
1758 ARMMMUIdx_S1NSE0 = 7,
1759 ARMMMUIdx_S1NSE1 = 8,
1760 } ARMMMUIdx;
1762 #define MMU_USER_IDX 0
1764 /* Return the exception level we're running at if this is our mmu_idx */
1765 static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx)
1767 assert(mmu_idx < ARMMMUIdx_S2NS);
1768 return mmu_idx & 3;
1771 /* Determine the current mmu_idx to use for normal loads/stores */
1772 static inline int cpu_mmu_index(CPUARMState *env, bool ifetch)
1774 int el = arm_current_el(env);
1776 if (el < 2 && arm_is_secure_below_el3(env)) {
1777 return ARMMMUIdx_S1SE0 + el;
1779 return el;
1782 /* Indexes used when registering address spaces with cpu_address_space_init */
1783 typedef enum ARMASIdx {
1784 ARMASIdx_NS = 0,
1785 ARMASIdx_S = 1,
1786 } ARMASIdx;
1788 /* Return the Exception Level targeted by debug exceptions. */
1789 static inline int arm_debug_target_el(CPUARMState *env)
1791 bool secure = arm_is_secure(env);
1792 bool route_to_el2 = false;
1794 if (arm_feature(env, ARM_FEATURE_EL2) && !secure) {
1795 route_to_el2 = env->cp15.hcr_el2 & HCR_TGE ||
1796 env->cp15.mdcr_el2 & (1 << 8);
1799 if (route_to_el2) {
1800 return 2;
1801 } else if (arm_feature(env, ARM_FEATURE_EL3) &&
1802 !arm_el_is_aa64(env, 3) && secure) {
1803 return 3;
1804 } else {
1805 return 1;
1809 static inline bool aa64_generate_debug_exceptions(CPUARMState *env)
1811 if (arm_is_secure(env)) {
1812 /* MDCR_EL3.SDD disables debug events from Secure state */
1813 if (extract32(env->cp15.mdcr_el3, 16, 1) != 0
1814 || arm_current_el(env) == 3) {
1815 return false;
1819 if (arm_current_el(env) == arm_debug_target_el(env)) {
1820 if ((extract32(env->cp15.mdscr_el1, 13, 1) == 0)
1821 || (env->daif & PSTATE_D)) {
1822 return false;
1825 return true;
1828 static inline bool aa32_generate_debug_exceptions(CPUARMState *env)
1830 int el = arm_current_el(env);
1832 if (el == 0 && arm_el_is_aa64(env, 1)) {
1833 return aa64_generate_debug_exceptions(env);
1836 if (arm_is_secure(env)) {
1837 int spd;
1839 if (el == 0 && (env->cp15.sder & 1)) {
1840 /* SDER.SUIDEN means debug exceptions from Secure EL0
1841 * are always enabled. Otherwise they are controlled by
1842 * SDCR.SPD like those from other Secure ELs.
1844 return true;
1847 spd = extract32(env->cp15.mdcr_el3, 14, 2);
1848 switch (spd) {
1849 case 1:
1850 /* SPD == 0b01 is reserved, but behaves as 0b00. */
1851 case 0:
1852 /* For 0b00 we return true if external secure invasive debug
1853 * is enabled. On real hardware this is controlled by external
1854 * signals to the core. QEMU always permits debug, and behaves
1855 * as if DBGEN, SPIDEN, NIDEN and SPNIDEN are all tied high.
1857 return true;
1858 case 2:
1859 return false;
1860 case 3:
1861 return true;
1865 return el != 2;
1868 /* Return true if debugging exceptions are currently enabled.
1869 * This corresponds to what in ARM ARM pseudocode would be
1870 * if UsingAArch32() then
1871 * return AArch32.GenerateDebugExceptions()
1872 * else
1873 * return AArch64.GenerateDebugExceptions()
1874 * We choose to push the if() down into this function for clarity,
1875 * since the pseudocode has it at all callsites except for the one in
1876 * CheckSoftwareStep(), where it is elided because both branches would
1877 * always return the same value.
1879 * Parts of the pseudocode relating to EL2 and EL3 are omitted because we
1880 * don't yet implement those exception levels or their associated trap bits.
1882 static inline bool arm_generate_debug_exceptions(CPUARMState *env)
1884 if (env->aarch64) {
1885 return aa64_generate_debug_exceptions(env);
1886 } else {
1887 return aa32_generate_debug_exceptions(env);
1891 /* Is single-stepping active? (Note that the "is EL_D AArch64?" check
1892 * implicitly means this always returns false in pre-v8 CPUs.)
1894 static inline bool arm_singlestep_active(CPUARMState *env)
1896 return extract32(env->cp15.mdscr_el1, 0, 1)
1897 && arm_el_is_aa64(env, arm_debug_target_el(env))
1898 && arm_generate_debug_exceptions(env);
1901 #include "exec/cpu-all.h"
1903 /* Bit usage in the TB flags field: bit 31 indicates whether we are
1904 * in 32 or 64 bit mode. The meaning of the other bits depends on that.
1905 * We put flags which are shared between 32 and 64 bit mode at the top
1906 * of the word, and flags which apply to only one mode at the bottom.
1908 #define ARM_TBFLAG_AARCH64_STATE_SHIFT 31
1909 #define ARM_TBFLAG_AARCH64_STATE_MASK (1U << ARM_TBFLAG_AARCH64_STATE_SHIFT)
1910 #define ARM_TBFLAG_MMUIDX_SHIFT 28
1911 #define ARM_TBFLAG_MMUIDX_MASK (0x7 << ARM_TBFLAG_MMUIDX_SHIFT)
1912 #define ARM_TBFLAG_SS_ACTIVE_SHIFT 27
1913 #define ARM_TBFLAG_SS_ACTIVE_MASK (1 << ARM_TBFLAG_SS_ACTIVE_SHIFT)
1914 #define ARM_TBFLAG_PSTATE_SS_SHIFT 26
1915 #define ARM_TBFLAG_PSTATE_SS_MASK (1 << ARM_TBFLAG_PSTATE_SS_SHIFT)
1916 /* Target EL if we take a floating-point-disabled exception */
1917 #define ARM_TBFLAG_FPEXC_EL_SHIFT 24
1918 #define ARM_TBFLAG_FPEXC_EL_MASK (0x3 << ARM_TBFLAG_FPEXC_EL_SHIFT)
1920 /* Bit usage when in AArch32 state: */
1921 #define ARM_TBFLAG_THUMB_SHIFT 0
1922 #define ARM_TBFLAG_THUMB_MASK (1 << ARM_TBFLAG_THUMB_SHIFT)
1923 #define ARM_TBFLAG_VECLEN_SHIFT 1
1924 #define ARM_TBFLAG_VECLEN_MASK (0x7 << ARM_TBFLAG_VECLEN_SHIFT)
1925 #define ARM_TBFLAG_VECSTRIDE_SHIFT 4
1926 #define ARM_TBFLAG_VECSTRIDE_MASK (0x3 << ARM_TBFLAG_VECSTRIDE_SHIFT)
1927 #define ARM_TBFLAG_VFPEN_SHIFT 7
1928 #define ARM_TBFLAG_VFPEN_MASK (1 << ARM_TBFLAG_VFPEN_SHIFT)
1929 #define ARM_TBFLAG_CONDEXEC_SHIFT 8
1930 #define ARM_TBFLAG_CONDEXEC_MASK (0xff << ARM_TBFLAG_CONDEXEC_SHIFT)
1931 #define ARM_TBFLAG_BSWAP_CODE_SHIFT 16
1932 #define ARM_TBFLAG_BSWAP_CODE_MASK (1 << ARM_TBFLAG_BSWAP_CODE_SHIFT)
1933 /* We store the bottom two bits of the CPAR as TB flags and handle
1934 * checks on the other bits at runtime
1936 #define ARM_TBFLAG_XSCALE_CPAR_SHIFT 17
1937 #define ARM_TBFLAG_XSCALE_CPAR_MASK (3 << ARM_TBFLAG_XSCALE_CPAR_SHIFT)
1938 /* Indicates whether cp register reads and writes by guest code should access
1939 * the secure or nonsecure bank of banked registers; note that this is not
1940 * the same thing as the current security state of the processor!
1942 #define ARM_TBFLAG_NS_SHIFT 19
1943 #define ARM_TBFLAG_NS_MASK (1 << ARM_TBFLAG_NS_SHIFT)
1945 /* Bit usage when in AArch64 state: currently we have no A64 specific bits */
1947 /* some convenience accessor macros */
1948 #define ARM_TBFLAG_AARCH64_STATE(F) \
1949 (((F) & ARM_TBFLAG_AARCH64_STATE_MASK) >> ARM_TBFLAG_AARCH64_STATE_SHIFT)
1950 #define ARM_TBFLAG_MMUIDX(F) \
1951 (((F) & ARM_TBFLAG_MMUIDX_MASK) >> ARM_TBFLAG_MMUIDX_SHIFT)
1952 #define ARM_TBFLAG_SS_ACTIVE(F) \
1953 (((F) & ARM_TBFLAG_SS_ACTIVE_MASK) >> ARM_TBFLAG_SS_ACTIVE_SHIFT)
1954 #define ARM_TBFLAG_PSTATE_SS(F) \
1955 (((F) & ARM_TBFLAG_PSTATE_SS_MASK) >> ARM_TBFLAG_PSTATE_SS_SHIFT)
1956 #define ARM_TBFLAG_FPEXC_EL(F) \
1957 (((F) & ARM_TBFLAG_FPEXC_EL_MASK) >> ARM_TBFLAG_FPEXC_EL_SHIFT)
1958 #define ARM_TBFLAG_THUMB(F) \
1959 (((F) & ARM_TBFLAG_THUMB_MASK) >> ARM_TBFLAG_THUMB_SHIFT)
1960 #define ARM_TBFLAG_VECLEN(F) \
1961 (((F) & ARM_TBFLAG_VECLEN_MASK) >> ARM_TBFLAG_VECLEN_SHIFT)
1962 #define ARM_TBFLAG_VECSTRIDE(F) \
1963 (((F) & ARM_TBFLAG_VECSTRIDE_MASK) >> ARM_TBFLAG_VECSTRIDE_SHIFT)
1964 #define ARM_TBFLAG_VFPEN(F) \
1965 (((F) & ARM_TBFLAG_VFPEN_MASK) >> ARM_TBFLAG_VFPEN_SHIFT)
1966 #define ARM_TBFLAG_CONDEXEC(F) \
1967 (((F) & ARM_TBFLAG_CONDEXEC_MASK) >> ARM_TBFLAG_CONDEXEC_SHIFT)
1968 #define ARM_TBFLAG_BSWAP_CODE(F) \
1969 (((F) & ARM_TBFLAG_BSWAP_CODE_MASK) >> ARM_TBFLAG_BSWAP_CODE_SHIFT)
1970 #define ARM_TBFLAG_XSCALE_CPAR(F) \
1971 (((F) & ARM_TBFLAG_XSCALE_CPAR_MASK) >> ARM_TBFLAG_XSCALE_CPAR_SHIFT)
1972 #define ARM_TBFLAG_NS(F) \
1973 (((F) & ARM_TBFLAG_NS_MASK) >> ARM_TBFLAG_NS_SHIFT)
1975 /* Return the exception level to which FP-disabled exceptions should
1976 * be taken, or 0 if FP is enabled.
1978 static inline int fp_exception_el(CPUARMState *env)
1980 int fpen;
1981 int cur_el = arm_current_el(env);
1983 /* CPACR and the CPTR registers don't exist before v6, so FP is
1984 * always accessible
1986 if (!arm_feature(env, ARM_FEATURE_V6)) {
1987 return 0;
1990 /* The CPACR controls traps to EL1, or PL1 if we're 32 bit:
1991 * 0, 2 : trap EL0 and EL1/PL1 accesses
1992 * 1 : trap only EL0 accesses
1993 * 3 : trap no accesses
1995 fpen = extract32(env->cp15.cpacr_el1, 20, 2);
1996 switch (fpen) {
1997 case 0:
1998 case 2:
1999 if (cur_el == 0 || cur_el == 1) {
2000 /* Trap to PL1, which might be EL1 or EL3 */
2001 if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) {
2002 return 3;
2004 return 1;
2006 if (cur_el == 3 && !is_a64(env)) {
2007 /* Secure PL1 running at EL3 */
2008 return 3;
2010 break;
2011 case 1:
2012 if (cur_el == 0) {
2013 return 1;
2015 break;
2016 case 3:
2017 break;
2020 /* For the CPTR registers we don't need to guard with an ARM_FEATURE
2021 * check because zero bits in the registers mean "don't trap".
2024 /* CPTR_EL2 : present in v7VE or v8 */
2025 if (cur_el <= 2 && extract32(env->cp15.cptr_el[2], 10, 1)
2026 && !arm_is_secure_below_el3(env)) {
2027 /* Trap FP ops at EL2, NS-EL1 or NS-EL0 to EL2 */
2028 return 2;
2031 /* CPTR_EL3 : present in v8 */
2032 if (extract32(env->cp15.cptr_el[3], 10, 1)) {
2033 /* Trap all FP ops to EL3 */
2034 return 3;
2037 return 0;
2040 static inline void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
2041 target_ulong *cs_base, int *flags)
2043 if (is_a64(env)) {
2044 *pc = env->pc;
2045 *flags = ARM_TBFLAG_AARCH64_STATE_MASK;
2046 } else {
2047 *pc = env->regs[15];
2048 *flags = (env->thumb << ARM_TBFLAG_THUMB_SHIFT)
2049 | (env->vfp.vec_len << ARM_TBFLAG_VECLEN_SHIFT)
2050 | (env->vfp.vec_stride << ARM_TBFLAG_VECSTRIDE_SHIFT)
2051 | (env->condexec_bits << ARM_TBFLAG_CONDEXEC_SHIFT)
2052 | (env->bswap_code << ARM_TBFLAG_BSWAP_CODE_SHIFT);
2053 if (!(access_secure_reg(env))) {
2054 *flags |= ARM_TBFLAG_NS_MASK;
2056 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)
2057 || arm_el_is_aa64(env, 1)) {
2058 *flags |= ARM_TBFLAG_VFPEN_MASK;
2060 *flags |= (extract32(env->cp15.c15_cpar, 0, 2)
2061 << ARM_TBFLAG_XSCALE_CPAR_SHIFT);
2064 *flags |= (cpu_mmu_index(env, false) << ARM_TBFLAG_MMUIDX_SHIFT);
2065 /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
2066 * states defined in the ARM ARM for software singlestep:
2067 * SS_ACTIVE PSTATE.SS State
2068 * 0 x Inactive (the TB flag for SS is always 0)
2069 * 1 0 Active-pending
2070 * 1 1 Active-not-pending
2072 if (arm_singlestep_active(env)) {
2073 *flags |= ARM_TBFLAG_SS_ACTIVE_MASK;
2074 if (is_a64(env)) {
2075 if (env->pstate & PSTATE_SS) {
2076 *flags |= ARM_TBFLAG_PSTATE_SS_MASK;
2078 } else {
2079 if (env->uncached_cpsr & PSTATE_SS) {
2080 *flags |= ARM_TBFLAG_PSTATE_SS_MASK;
2084 *flags |= fp_exception_el(env) << ARM_TBFLAG_FPEXC_EL_SHIFT;
2086 *cs_base = 0;
2089 #include "exec/exec-all.h"
2091 enum {
2092 QEMU_PSCI_CONDUIT_DISABLED = 0,
2093 QEMU_PSCI_CONDUIT_SMC = 1,
2094 QEMU_PSCI_CONDUIT_HVC = 2,
2097 #ifndef CONFIG_USER_ONLY
2098 /* Return the address space index to use for a memory access */
2099 static inline int arm_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs)
2101 return attrs.secure ? ARMASIdx_S : ARMASIdx_NS;
2104 /* Return the AddressSpace to use for a memory access
2105 * (which depends on whether the access is S or NS, and whether
2106 * the board gave us a separate AddressSpace for S accesses).
2108 static inline AddressSpace *arm_addressspace(CPUState *cs, MemTxAttrs attrs)
2110 return cpu_get_address_space(cs, arm_asidx_from_attrs(cs, attrs));
2112 #endif
2114 #endif